Index
VME-MXI-2 User Manual
Index-8
© National Instruments Corporation
multiframe RM
in VMEbus mainframe (figure), 5-3
on PC (figure), 5-3
operation, 5-40 to 5-44
configuring A24 and A32
addressing windows, 5-44
configuring logical address
window, 5-40 to 5-41
example, 5-41 to 5-44
logical address assignments for
example VMEbus/MXIbus
system (table), 5-42
overview, 5-1
MXI-2. See also VME-MXI-2.
address/data and address modifier
transceivers, 2-6
control signals transceivers, 2-4
description, 1-2
features, 1-2
interrupt and utility signal
transceivers, 2-7
master state machine, 2-4
parity check and generation, 2-6
slave state machine, 2-5
System Controller, 2-3
termination, 2-6
MXI-2 connector, C-3 to C-5
illustration, C-3
incompatibilities between VME-MXI
and VME-MXI-2, D-1
signal assignments (table), C-3 to C-4
signal characteristics (table), C-5
MXIbus
capability descriptions, A-1
connecting MXIbus cable, 3-13
fair requester, B-9
parity checking, B-9
System Controller, two-frame
systems, E-3
termination, 3-6 to 3-7
timer limit, B-8
MXIbus configuration options
auto retry, 6-12
bus timeout, 6-11
fair requester, 6-12
illustration, 6-10
parity checking, 6-12
System Controller, 6-11
transfer limit, 6-11
MXISC bit, 4-26
MXSCTO bit, 4-26
O
OFFSET[15:0] bits, 4-10
onboard DRAM, 3-10 to 3-11
avoiding first 4 KB of memory space
(caution), 6-4, B-3
configuration, 3-10 to 3-11
SIMM size configuration
(figure), 3-10
VME-MXI-2 DRAM
configurations (table), 3-11
overview, 2-7
P
PAREN bit, 4-58
PARERR bit, 4-27
parity checking, MXI-2
configuring, 6-12, B-9
overview, 2-6
PASSED bit
description, 4-7
hard and soft resets, 4-1
performance specifications, A-4
physical specifications, A-3
PORT[1:0] bits
DMA Destination Configuration
Register (DCRx), 4-74
DMA Source Configuration Register
(SCRx), 4-69
POSTERR bit, 4-25
programmable configurations.
See EEPROM configuration.
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com