148
9 CREATING A HARDWARE LOGIC
9.2 Multi Function Counter Block
The High/Low states of the input terminals are detected per clock cycle. When the High states of multiple
terminals are detected, only the input of the terminal with the highest priority becomes valid. The inputs of
terminals with lower priority become invalid. Link the terminals so that multiple signals are not input at the
same time. (Creating a hardware logic where the input to the STOP terminal is detected during the High state
is recommended.)
The following shows the priority of the terminals.
1. "PRESET" terminal
2. "STOP" terminal
3. "RUN" terminal
4. "UP" terminal
5. "DOWN" terminal
The RUN terminal holds an event. Thus, when the High states of the PRESET terminal and the RUN terminal
for one clock cycle are detected, the PRESET terminal becomes valid. The RUN terminal becomes valid in
the next clock cycle.
Содержание MELSEC-L Series LD40PD01
Страница 2: ......
Страница 9: ...7 MEMO ...
Страница 24: ...22 2 PART NAMES MEMO ...
Страница 35: ...4 PROCEDURES BEFORE OPERATION 33 4 MEMO ...
Страница 263: ......