ML610Q471/ML610Q472/ML610Q473 User’s Manual
Contents
Contents –1
4.1.1
Features .................................................................................................................................................. 4-1
4.1.2
Configuration ......................................................................................................................................... 4-1
4.2
Description of Registers .............................................................................................................................. 4-2
4.2.1
List of Registers ..................................................................................................................................... 4-2
4.2.2
Stop Code Acceptor (STPACP) ............................................................................................................. 4-3
4.2.3
Standby Control Register (SBYCON) ................................................................................................... 4-4
4.2.4
Block Control Register 0 (BLKCON0).................................................................................................. 4-5
4.2.5
Block Control Register 1 (BLKCON1).................................................................................................. 4-6
4.2.6
Block Control Register 2 (BLKCON2).................................................................................................. 4-7
4.2.7
Block Control Register 4 (BLKCON4).................................................................................................. 4-8
4.3
Description of Operation ............................................................................................................................. 4-9
4.3.1
Program Run Mode ................................................................................................................................ 4-9
4.3.2
HALT Mode........................................................................................................................................... 4-9
4.3.3
STOP mode .......................................................................................................................................... 4-10
4.3.3.1
STOP Mode When CPU Operates with Low-Speed Clock........................................................... 4-10
4.3.3.2
STOP Mode When CPU Operates with High-Speed Clock .......................................................... 4-11
4.3.4
Note on Return Operation from STOP/HALT Mode........................................................................... 4-12
4.3.5
Block Control Function........................................................................................................................ 4-13
Chapter 5
5.
Interrupts.......................................................................................................................................................... 5-1
5.1
Overview ..................................................................................................................................................... 5-1
5.1.1
Features .................................................................................................................................................. 5-1
5.2
Description of Registers .............................................................................................................................. 5-2
5.2.1
List of Registers ..................................................................................................................................... 5-2
5.2.2
Interrupt Enable Register 1 (IE1) ........................................................................................................... 5-3
5.2.3
Interrupt Enable Register 4 (IE4) ........................................................................................................... 5-4
5.2.4
Interrupt Enable Register 5 (IE5) ........................................................................................................... 5-5
5.2.5
Interrupt Enable Register 6 (IE6) ........................................................................................................... 5-6
5.2.6
Interrupt Enable Register 7 (IE7) ........................................................................................................... 5-7
5.2.7
Interrupt Request Register 0 (IRQ0) ...................................................................................................... 5-8
5.2.8
Interrupt Request Register 1 (IRQ1) ...................................................................................................... 5-9
5.2.9
Interrupt Request Register 4 (IRQ4) .................................................................................................... 5-10
5.2.10
Interrupt Request Register 5 (IRQ5) .................................................................................................. 5-11
5.2.11
Interrupt Request Register 6 (IRQ6) .................................................................................................. 5-12
5.2.12
Interrupt Request Register 7 (IRQ7) .................................................................................................. 5-13
5.3
Description of Operation ........................................................................................................................... 5-14
5.3.1
Maskable Interrupt Processing ............................................................................................................. 5-15
5.3.2
Non-Maskable Interrupt Processing..................................................................................................... 5-15
5.3.3
Software Interrupt Processing .............................................................................................................. 5-15
5.3.4
Notes on Interrupt Routine................................................................................................................... 5-16
5.3.5
Interrupt Disable State.......................................................................................................................... 5-19
Chapter 6
6.
Clock Generation Circuit ................................................................................................................................. 6-1
6.1
Overview ..................................................................................................................................................... 6-1
6.1.1
Features .................................................................................................................................................. 6-1
6.1.2
Configuration ......................................................................................................................................... 6-1
6.1.3
List of Pins ............................................................................................................................................. 6-2
6.2
Description of Registers .............................................................................................................................. 6-2
6.2.1
List of Registers ..................................................................................................................................... 6-2
6.2.2
Frequency Control Register 0 (FCON0) ................................................................................................ 6-3
6.2.3
Frequency Control Register 1 (FCON1) ................................................................................................ 6-4
6.3
Description of Operation ............................................................................................................................. 6-5
6.3.1
Low-Speed Clock................................................................................................................................... 6-5
6.3.1.1
Low-Speed Clock Generation Circuit.............................................................................................. 6-5
Содержание ML610472
Страница 12: ...Chapter 1 Overview...
Страница 38: ...Chapter 2 CPU and Memory Space...
Страница 44: ...Chapter 3 Reset Function...
Страница 48: ...Chapter 4 MCU Control Function...
Страница 62: ...Chapter 5 Interrupts...
Страница 82: ...Chapter 6 Clock Generation Circuit...
Страница 94: ...Chapter 7 Time Base Counter...
Страница 105: ...Chapter 8 Capture...
Страница 114: ...Chapter 9 Timer...
Страница 133: ...Chapter 10 Watchdog Timer...
Страница 141: ...Chapter 11 UART...
Страница 164: ...Chapter 12 Port 0...
Страница 173: ...Chapter 13 Port 2...
Страница 180: ...Chapter 14 Port 3...
Страница 188: ...Chapter 15 Port 4...
Страница 199: ...Chapter 16 Port 6...
Страница 205: ...Chapter 17 RC Oscillation Type A D Converter...
Страница 225: ...Chapter 18 LCD Drivers...
Страница 243: ...Chapter 19 Power Supply Circuit...
Страница 245: ...Chapter 20 uEASE Flash Writer System...
Страница 249: ...Chapter 21 Software Development...
Страница 258: ...Appendixes...
Страница 280: ...Revision History...