TIMER/COUNTER UNIT
9-8
Figure 9-5. Timer 0 and Timer 1 Control Registers (Continued)
Register Name:
Timer 0 and 1 Control Registers
Register Mnemonic:
T0CON, T1CON
Register Function:
Defines Timer 0 and 1 operation.
Bit
Mnemonic
Bit Name
Reset
State
Function
RTG
Retrigger
X
This bit specifies the action caused by a low-to-high
transition on the TMR INx input. Set RTG to reset the
count; clear RTG to enable counting. This bit is
ignored with external clocking (EXT=1).
P
Prescaler
X
Set to increment the timer when Timer 2 reaches its
maximum count. Clear to increment the timer at ¼
CLKOUT. This bit is ignored with external clocking
(EXT=1).
EXT
External
Clock
X
Set to use external clock; clear to use internal clock.
The RTG and P bits are ignored with external clocking
(EXT set).
ALT
Alternate
Compare
Register
X
This bit controls whether the timer runs in single or
dual maximum count mode (see Figure 9-4 on page
9-6). Set to specify dual maximum count mode; clear
to specify single maximum count mode.
CONT
Continuous
Mode
X
Set to cause the timer to run continuously. Clear to
disable the counter (clear the EN bit) after each
counting sequence.
NOTE:
Reserved register bits are shown with gray shading. Reserved bits must be written to a
logic zero to ensure compatibility with future Intel products.
15
0
C
O
N
T
A
L
T
E
X
T
R
T
G
M
C
P
R
I
U
I
N
T
I
N
H
E
N
A1297-0A
Содержание 80C186XL
Страница 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Страница 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Страница 18: ...1 Introduction...
Страница 19: ......
Страница 27: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 127: ......
Страница 128: ...4 Peripheral Control Block...
Страница 129: ......
Страница 137: ......
Страница 138: ...5 ClockGenerationand Power Management...
Страница 139: ......
Страница 154: ...6 Chip Select Unit...
Страница 155: ......
Страница 178: ...7 Refresh Control Unit...
Страница 179: ......
Страница 193: ......
Страница 194: ...8 Interrupt Control Unit...
Страница 195: ......
Страница 227: ......
Страница 228: ...9 Timer Counter Unit...
Страница 229: ......
Страница 253: ......
Страница 254: ...10 Direct Memory Access Unit...
Страница 255: ......
Страница 283: ......
Страница 284: ...11 Math Coprocessing...
Страница 285: ......
Страница 302: ...12 ONCE Mode...
Страница 303: ......
Страница 306: ...A 80C186 Instruction Set Additions and Extensions...
Страница 307: ......
Страница 318: ...B Input Synchronization...
Страница 319: ......
Страница 322: ...C Instruction Set Descriptions...
Страница 323: ......
Страница 371: ......
Страница 372: ...D Instruction Set Opcodes and Clock Cycles...
Страница 373: ......
Страница 396: ...Index...
Страница 397: ......