6-5
CHIP-SELECT UNIT
By combining LCS, UCS and MCS3:0, you can cover up to 786 Kbytes of memory address space.
Methods such as those shown in Figure 6-1 on page 6-2 can be used to decode the remaining 256
Kbytes.
The PCS6:0 chip-selects access a contiguous, 896-byte block of memory or I/O address space.
Each chip-select goes active for one-seventh of the block (128 bytes). The start address is pro-
grammed in the PACS register (Figure 6-8 on page 6-10); it can begin on any 1 Kbyte boundary.
A chip-select goes active when it meets all of the following criteria:
1.
The chip-select is enabled.
2.
The bus cycle status matches the default or programmed type (memory or I/O).
3.
The bus cycle address is within the default or programmed block size.
4.
The bus cycle is not accessing the Peripheral Control Block.
A memory address applies to memory read, memory write and instruction prefetch bus cycles.
An I/O address applies to I/O read and I/O write bus cycles. Interrupt acknowledge and HALT
bus cycles never activate a chip-select, regardless of the address generated.
After power-on or system reset, only the UCS chip-select is initialized and active (see Figure 6-4).
Figure 6-4. UCS Reset Configuration
1MB
1023K
0
SRDY
NOTE:
1. 3 wait states automatically inserted. Bus READY must be provided.
Processor
Memory
Map
Address
Active For
Top 1 KByte
Data
UCS
UCS
1
ARDY
A1006-0A
Содержание 80C186XL
Страница 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Страница 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Страница 18: ...1 Introduction...
Страница 19: ......
Страница 27: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 127: ......
Страница 128: ...4 Peripheral Control Block...
Страница 129: ......
Страница 137: ......
Страница 138: ...5 ClockGenerationand Power Management...
Страница 139: ......
Страница 154: ...6 Chip Select Unit...
Страница 155: ......
Страница 178: ...7 Refresh Control Unit...
Страница 179: ......
Страница 193: ......
Страница 194: ...8 Interrupt Control Unit...
Страница 195: ......
Страница 227: ......
Страница 228: ...9 Timer Counter Unit...
Страница 229: ......
Страница 253: ......
Страница 254: ...10 Direct Memory Access Unit...
Страница 255: ......
Страница 283: ......
Страница 284: ...11 Math Coprocessing...
Страница 285: ......
Страница 302: ...12 ONCE Mode...
Страница 303: ......
Страница 306: ...A 80C186 Instruction Set Additions and Extensions...
Страница 307: ......
Страница 318: ...B Input Synchronization...
Страница 319: ......
Страница 322: ...C Instruction Set Descriptions...
Страница 323: ......
Страница 371: ......
Страница 372: ...D Instruction Set Opcodes and Clock Cycles...
Страница 373: ......
Страница 396: ...Index...
Страница 397: ......