3-25
BUS INTERFACE UNIT
The minimum device data hold time (from WR high) is defined by T
DH
. The calculated value
must be greater than the minimum device requirements; however, the value can be changed only
by decreasing the clock rate.
T
WC
and T
WP
define the minimum time (maximum frequency) a device can process write bus cy-
cles. T
WR
determines the minimum time from the end of the current write cycle to the start of the
next write cycle. All three parameters require that calculated values be greater than device re-
quirements. The calculated T
WC
and T
WP
values increase with the insertion of wait states. The cal-
culated T
WR
value, however, can be changed only by decreasing the clock rate.
3.5.3
Interrupt Acknowledge Bus Cycle
Interrupt expansion is accomplished by interfacing the Interrupt Control Unit with a peripheral
device such as the 82C59A Programmable Interrupt Controller. (See Chapter 8, “Interrupt Con-
trol Unit,” for more information.) The BIU controls the bus cycles required to fetch vector infor-
mation from the peripheral device, then passes the information to the CPU. These bus cycles,
collectively known as Interrupt Acknowledge bus cycles, operate similarly to read bus cycles.
However, instead of generating RD to enable the peripheral, the INTA signal is used. Figure 3-23
illustrates a typical Interrupt Acknowledge (or INTA) bus cycle.
An Interrupt Acknowledge bus cycle consists of two consecutive bus cycles. LOCK is generated
to indicate the sequential bus operation. The second bus cycle strobes vector information only
from the lower half of the bus (D7:0). In a 16-bit bus system, the upper half of the bus (D15:8)
floats.
Table 3-5. Write Cycle Critical Timing Parameters
Memory Device
Parameter
Description
Equation
T
WC
Write cycle time
4T
CLCL
T
AW
Address valid to end of write strobe (WR high)
3T
CLCL
–
T
ADLTCH
T
CW
Chip enable (LCS) to end of write strobe (WR high)
3T
CLCL
T
WR
Write recover time
T
WHLH
T
DW
Data valid to write strobe (WR high)
2T
CLCL
T
DH
Data hold from write strobe (WR high)
T
WHDX
T
WP
Write pulse width
T
WLWH
Содержание 80C186XL
Страница 1: ...80C186XL 80C188XL Microprocessor User s Manual...
Страница 2: ...80C186XL 80C188XL Microprocessor User s Manual 1995...
Страница 18: ...1 Introduction...
Страница 19: ......
Страница 27: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 127: ......
Страница 128: ...4 Peripheral Control Block...
Страница 129: ......
Страница 137: ......
Страница 138: ...5 ClockGenerationand Power Management...
Страница 139: ......
Страница 154: ...6 Chip Select Unit...
Страница 155: ......
Страница 178: ...7 Refresh Control Unit...
Страница 179: ......
Страница 193: ......
Страница 194: ...8 Interrupt Control Unit...
Страница 195: ......
Страница 227: ......
Страница 228: ...9 Timer Counter Unit...
Страница 229: ......
Страница 253: ......
Страница 254: ...10 Direct Memory Access Unit...
Страница 255: ......
Страница 283: ......
Страница 284: ...11 Math Coprocessing...
Страница 285: ......
Страница 302: ...12 ONCE Mode...
Страница 303: ......
Страница 306: ...A 80C186 Instruction Set Additions and Extensions...
Страница 307: ......
Страница 318: ...B Input Synchronization...
Страница 319: ......
Страница 322: ...C Instruction Set Descriptions...
Страница 323: ......
Страница 371: ......
Страница 372: ...D Instruction Set Opcodes and Clock Cycles...
Страница 373: ......
Страница 396: ...Index...
Страница 397: ......