On-Chip Peripheral Components
C513AO
User’s Manual
6-6
05.99
Figure 6-5
Driver Circuit of Port 1 Pins P1.3 and P1.5 (when used for SRI and SLS)
When enabling the SSC, inputs used for the SSC will be switched into high-impedance mode.
For P1.3/SRI, Tristate will be enabled, when the SSC is enabled.
For P1.5/SLS, Tristate will be enabled, when the SSC is enabled and is switched to Slave Mode. In
Master Mode, this pin will remain a regular I/O pin.
MCS02433
= 1
1
&
= 1
= 1
V
DD
Port
Pin
SS
V
Q
Tristate
Input Data (Read Pin)
Delay = 2 Osc. Periods
p1
p2
p3
n1
<
_
<
_
1
<
_
1