11
©2018 Integrated Device Technology, Inc.
August 30, 2018
VersaClock
®
6E Family Register Descriptions and Programming Guide
Table 18. RAM0 – 0x0B: Factory Reserved Bits
Bits
Default Value
Name
Function
D7
0
bandgap_trim_up
[5:0]
bandgap voltage trim, one step is 1.2mV higher than current.
D6
0
D5
0
D4
0
D3
0
D2
0
D1
0
unused bit
D0
0
unused bit
Table 19. RAM0 – 0x0C: Factory Reserved Bits
Bits
Default Value
Name
Function
D7
0
bandgap_trim_dn
[5:0]
bandgap voltage trim, one step is 1.2mV lower than current.
D6
0
D5
0
D4
0
D3
0
D2
0
D1
0
unused bit
D0
0
unused bit
Table 20. RAM0 – 0x0D: Factory Reserved Bits
Bits
Default Value
Name
Function
D7
1
clk1_R_trim[2:0]
clk_R_trim: trim for “R” variation, 1LSB is 10%, default is in the middle level.
D6
0
D5
1
D4
1
clk2_R_trim[2:0]
clk_R_trim: trim for “R” variation, 1LSB is 10%, default is in the middle level.
D3
0
D2
1
D1
1
CLK4_amp[2]
clk_amp: tune the amplitude of PAD, 1LSB is 10%, default is in the middle level.
D0
0
CLK4_amp[1]
clk_amp: tune the amplitude of PAD, 1LSB is 10%, default is in the middle level.