9. Error Handling
89
Tsi384 User Manual
May 5, 2014
Integrated Device Technology
www.idt.com
3.
Header is logged in the
“PCIe Secondary Header Log 1 Register”
and the SUFEP field is updated
in the
“PCIe Secondary Error Capabilities and Control Register”
if PERR_AD Mask bit is clear in
the
“PCIe Secondary Uncorrectable Error Mask Register”
4.
Error Fatal or Non-Fatal message is generated on PCIe as per the severity level of PERR_AD bit in
“PCIe Secondary Uncorrectable Error Severity Register”
if the PERR_AD Mask bit is clear in
“PCIe Secondary Uncorrectable Error Mask Register”
and either SERR_EN bit is set in the
or FTL_ERR_EN/NFTL_ERR_EN bit is set in the
5.
S_SERR bit is set in the
“PCI Control and Status Register”
if an error message (Fatal/Non-Fatal) is
generated and SERR_EN bit is set in the
“PCI Control and Status Register”
6.
FTL_ERR_DTD/NFTL_ERR_DTD bit is set in the
“PCIe Device Control and Status Register”
9.2.4
PCI/X Uncorrectable Address/Attribute Errors
When the Tsi384 forwards transactions from PCIe to PCI/X, address or attribute errors are reported
through the PCI_SERRn pin. When the Tsi384 detects PCI_SERRn asserted it does the following:
1.
Continues forwarding transaction
2.
S_SERR System bit is set in the
“PCI Secondary Status and I/O Limit and Base Register”
3.
SERR_AD bit is set in the
“PCIe Secondary Uncorrectable Error Status Register”
4.
In this case Header is not logged but the SUFEP is updated in the
Capabilities and Control Register”
if the SUFEP bit is not valid and SERR_AD Mask bit is clear in
the
“PCIe Secondary Uncorrectable Error Mask Register”
5.
Error Fatal or Non-Fatal message is generated on PCIe as per the severity level of SERR_AD bit in
“PCIe Secondary Uncorrectable Error Severity Register”
if SERR_AD Mask bit is clear in
Secondary Uncorrectable Error Mask Register”
or SERR_EN bit is set in
, and either SERR_EN bit is set in
“PCI Control and Status Register”
FTL_ERR_EN/NFTL_ERR_EN bit is set in
“PCIe Device Control and Status Register”
6.
S_SERR bit is set in the
“PCI Control and Status Register”
if an error message (Fatal/Non-Fatal) is
generated and SERR_EN bit is set in the
“PCI Control and Status Register”
7.
FTL_ERR_DTD/NFTL_ERR_DTD bit is set in the
“PCIe Device Control and Status Register”
9.2.5
Received Master-Abort on PCI/X Interface
This section describes the actions taken by the Tsi384 when a Master-Abort is received on the
PCI/X Interface.
9.2.5.1
Master Abort on a Posted Transaction
When the Tsi384 receives a Master-Abort on the PCI/X bus while forwarding a posted write
transaction from PCIe, it does the following:
1.
Discards the entire transaction
2.
“PCI Secondary Status and I/O Limit and Base Register”
3.
R_MA bit is set in the
Содержание TSI384
Страница 1: ... IDT Tsi384 PCIe to PCI Bridge User Manual May 5 2014 ...
Страница 10: ...Contents 10 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 36: ...2 Signal Descriptions 36 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 56: ...4 Addressing 56 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 62: ...5 Configuration Transactions 62 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 74: ...6 Bridging 74 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 78: ...7 PCI X Arbitration 78 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 128: ...11 Power Management 128 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 136: ...12 Serial EEPROM 136 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 142: ...13 JTAG 142 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 268: ...16 Packaging 268 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 276: ...276 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 280: ...Index 280 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...