14. Register Descriptions
153
Tsi384 User Manual
May 5, 2014
Integrated Device Technology
www.idt.com
10
INT_DIS
Interrupt Disable
The Tsi384 does not generate internal interrupts.
R
0
09
MFBBC
Fast Back-to-Back Enable
This field does not apply for PCIe bridges. It always reads 0.
R
0
08
SERR_EN
SERR# Enable
This bit enables reporting of non-fatal and fatal errors to the
Root Complex. In addition, this bit enables transmission by
the PCIe Interface of ERR_NONFATAL and ERR_FATAL
error messages on behalf of SERR# assertions detected on
the PCI/X Interface. Note that errors are reported if enabled
either through this bit or through the PCIe specific bits in the
Device Control register.
0 = Disable the reporting of bridge non-fatal errors and fatal
errors to the Root Complex.
1 = Enable the reporting of bridge non-fatal errors and fatal
errors to the Root Complex.
R/W
0
07
WAIT
IDSEL Stepping / Wait Cycle Control
This field does not apply for PCIe bridges. It always reads 0.
R
0
06
PERESP
Parity Error Response Enable
This bit controls the Tsi384’s setting of the Master Data
Parity Error bit in the Status register in response to a
received poisoned TLP from PCIe.
0 = Disable the setting of the Master Data Parity Error bit.
1 = Enable the setting of the Master Data Parity Error bit.
R/W
0
05
VGAPS
VGA Palette Snoop
This field does not apply for PCIe bridges. It always reads 0.
R
0
04
MWI_EN
Memory Write Invalidate Enable
This bit controls the Tsi384’s ability to translate PCIe
Memory Write Requests into PCI Memory Write and
Invalidate transactions.
0 = Do not translate Memory Write requests into PCI
Memory Write and Invalidate transactions.
1 = Promote Memory Write requests to PCI Memory Write
and Invalidate transactions.
R
0
03
SC
Special Cycles
This field does not apply for PCIe bridges. It always reads 0.
R
0
02
BM
Bus Master Enable
This field allows the Tsi384 to perform bus-mastered
transactions on the PCIe link. The host or software driver
must ensure this bit is set to 1 for correct NTMA operation.
R/W
0
(Continued)
Bits
Name
Description
Type
Reset value
Содержание TSI384
Страница 1: ... IDT Tsi384 PCIe to PCI Bridge User Manual May 5 2014 ...
Страница 10: ...Contents 10 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 36: ...2 Signal Descriptions 36 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 56: ...4 Addressing 56 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 62: ...5 Configuration Transactions 62 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 74: ...6 Bridging 74 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 78: ...7 PCI X Arbitration 78 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 128: ...11 Power Management 128 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 136: ...12 Serial EEPROM 136 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 142: ...13 JTAG 142 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 268: ...16 Packaging 268 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 276: ...276 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 280: ...Index 280 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...