14. Register Descriptions
167
Tsi384 User Manual
May 5, 2014
Integrated Device Technology
www.idt.com
25
DISCARD2
Secondary Discard Timer
Applies to PCI mode only. This bit determines the number of
PCI clocks that the bridge waits for a master on the PCI/X
Interface to repeat a Delayed Transaction request. The
counter starts once the Completion (PCIe Completion
associated with the Delayed Transaction Request) has
reached the head of the downstream queue of the bridge
(that is, all ordering requirements have been satisfied and
the bridge is ready to complete the Delayed Transaction with
the originating master on the secondary bus). If the
originating master does not repeat the transaction before the
counter expires, the bridge deletes the Delayed Transaction
from its queue and sets the Discard Timer Status bit.
0 = Secondary Discard Timer counts 2
15
PCI clock cycles
1 = Secondary Discard Timer counts 2
10
PCI clock cycles
R/W
0
24
DISCARD1
Primary Discard Timer
This bit does not apply to PCIe. It always reads 0.
R
0
23
S_FPTP_EN
Fast Back-to-Back Enable
The Tsi384 cannot generate fast back-to-back transactions
as a master on the PCI/X Interface.
R
0
22
S_RESET
Secondary Bus Reset
This bit forces the assertion of PCI_RST# on the PCI/X
Interface. The secondary PCI_RST# is asserted by the
bridge whenever this bit is set. The bridge’s secondary bus
interface and any buffers between the two interfaces
(primary and secondary) must be initialized back to their
default state whenever this bit is set. The primary bus
interface and all configuration space registers must not be
affected by the setting of this bit. Because PCI_RST# is
asserted for as long as this bit is set, software must observe
proper PCI and PCI-X reset timing requirements.
0 = Do not force the assertion of the PCI/X Interface
PCI_RST#.
1 = Force the assertion of the PCI/X Interface PCI_RST#.
R/W
0
(Continued)
Bits
Name
Description
Type
Reset value
Содержание TSI384
Страница 1: ... IDT Tsi384 PCIe to PCI Bridge User Manual May 5 2014 ...
Страница 10: ...Contents 10 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 36: ...2 Signal Descriptions 36 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 56: ...4 Addressing 56 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 62: ...5 Configuration Transactions 62 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 74: ...6 Bridging 74 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 78: ...7 PCI X Arbitration 78 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 128: ...11 Power Management 128 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 136: ...12 Serial EEPROM 136 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 142: ...13 JTAG 142 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 268: ...16 Packaging 268 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 276: ...276 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 280: ...Index 280 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...