9. Error Handling
98
Tsi384 User Manual
May 5, 2014
Integrated Device Technology
www.idt.com
5.
“PCI Control and Status Register”
if an error message (Fatal/Non-Fatal) is
generated and the SERR_EN bit is set in
“PCI Control and Status Register”
6.
FTL_ERR_DTD/NFTL_ERR_DTD bit is set in
“PCIe Device Control and Status Register”
When the Tsi384 detects PERR# asserted by the initiating PCI master while forwarding a poisoned
read completion from PCIe to PCI, it does the above mentioned actions but no error message is
generated.
9.3.1.6
Uncorrectable Address Error
When the Tsi384 detects an Uncorrectable Address Error, and parity error detection is enabled using
the S_PERESP bit in
“PCI Bridge Control and Interrupt Register”
, the bridge takes the following
actions:
1.
Transaction is terminated with a Target Abort and discarded
2.
D_PE bit is set in
“PCI Secondary Status and I/O Limit and Base Register”
independent of
S_PERESP bit in
“PCI Bridge Control and Interrupt Register”
3.
“PCI Secondary Status and I/O Limit and Base Register”
4.
UADD_ERR bit is set in
“PCIe Secondary Uncorrectable Error Status Register”
5.
Header is logged in the Secondary Header Log register and ERR_PTR is updated in the
Secondary Error Capabilities and Control Register”
if UADD_ERR Mask bit is clear in
Secondary Uncorrectable Error Mask Register”
and ERR_PTR is not valid
6.
Error Fatal or Non-Fatal message is generated on PCIe as per the severity level of UADD_ERR bit
in
“PCIe Secondary Uncorrectable Error Severity Register”
if UADD_ERR Mask bit is clear in
“PCIe Secondary Uncorrectable Error Mask Register”
and either SERR_EN bit is set in
or FTL_ERR_EN/NFTL_ERR_EN bit is set in
7.
“PCI Control and Status Register”
if an error message (Fatal/Non-Fatal) is
generated and the SERR_EN bit is set in
“PCI Control and Status Register”
8.
FTL_ERR_DTD/NFTL_ERR_DTD bit is set in
“PCIe Device Control and Status Register”
9.3.1.7
Uncorrectable Attribute Error
When the Tsi384 detects an Uncorrectable Attribute Error and parity error detection is enabled via the
Parity Error Response Enable bit in
“PCI Bridge Control and Interrupt Register”
the following actions:
1.
Transaction is terminated with a Target Abort and discarded
2.
D_PE bit is set in
“PCI Secondary Status and I/O Limit and Base Register”
independent of
S_PERESP bit in
“PCI Bridge Control and Interrupt Register”
3.
“PCI Secondary Status and I/O Limit and Base Register”
4.
UATT_ERR bit is set in
“PCIe Secondary Uncorrectable Error Status Register”
5.
Header is logged in the Secondary Header Log register and ERR_PTR is updated in the
Secondary Error Capabilities and Control Register”
if UATT_ERR Mask bit is clear in
Secondary Uncorrectable Error Mask Register”
and ERR_PTR is not valid
Содержание TSI384
Страница 1: ... IDT Tsi384 PCIe to PCI Bridge User Manual May 5 2014 ...
Страница 10: ...Contents 10 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 36: ...2 Signal Descriptions 36 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 56: ...4 Addressing 56 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 62: ...5 Configuration Transactions 62 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 74: ...6 Bridging 74 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 78: ...7 PCI X Arbitration 78 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 128: ...11 Power Management 128 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 136: ...12 Serial EEPROM 136 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 142: ...13 JTAG 142 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 268: ...16 Packaging 268 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 276: ...276 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 280: ...Index 280 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...