2. Signal Descriptions
31
Tsi384 User Manual
May 5, 2014
Integrated Device Technology
www.idt.com
PCI_PAR64
PCI/X Bidir
Parity for 64-bit Transaction. This signal
serves the same purpose as PCI_PAR,
but is associated with PCI_AD[63:32]
and PCI_CBEn[7:4].
Pull-up (8.2K) to 3.3V.
PCI_PCIXCAP
PCI/X In
PCI-X capability. This signal determines
the PCI-X operating frequency (see
Embedded designs
For PCI mode, connect to ground.
For PCI-X mode at 66 MHz, pull down
with a 10K resistor and pull up with 56K
resistor.
For PCI-X mode at 133 MHz, pull up
with 56K.
Bused designs using PCI-X slots for
add- in cards
Pull up to 3.3V with a 56K resistor and
route the signal from slot to slot.
PCI_PCIXCAP_PU
PCI/X Bidir
PCI-X capability pull-up (see
Couple resistively to PCI_PCIXCAP
using a 1K resistor.
PCI_PERRn
PCI/X Bidir
Parity Error. This signal indicates a
parity error occurred during the current
data phase. The bus target that
receives the data asserts this signal.
Pull up (8.2K) to 3.3V.
PCI_PMEn
PCI/X In
Power Management Event. This signal
indicates a power management event
occurred (see
Pull up (8.2K) to 3.3V.
PCI_REQn[3:0]
PCI/X In
PCI/X Bidir
Bus Request. These signals are used to
request access to the PCI/X bus. They
are used differently, however,
depending on whether or not the Tsi384
PCI/X arbiter is used. If the PCI/X
arbiter is used, then PCI_REQn[3:0] are
inputs used by external masters to
request access to the bus.
If an external arbiter is used,
PCI_REQn[0] is an output used by the
Tsi384 to request access to the bus,
while PCI_REQn[3:1] should be pulled
high, as they are still inputs.
The input/output mode is controlled by
the PWRUP_EN_ARB pin (see
Pull up (8.2K) to 3.3V.
PCI_REQ64n
PCI/X Bidir
Request 64-bit Transfer. The bus
master asserts this signal to indicate it
wants to perform a 64-bit transaction.
The bus master rescinds this signal at
the end of the transaction.
Pull up (8.2K) to 3.3V.
Table 3: PCI/X Interface Signals
(Continued)
Name
Pin Type
Description
Design Recommendation
Содержание TSI384
Страница 1: ... IDT Tsi384 PCIe to PCI Bridge User Manual May 5 2014 ...
Страница 10: ...Contents 10 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 36: ...2 Signal Descriptions 36 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 56: ...4 Addressing 56 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 62: ...5 Configuration Transactions 62 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 74: ...6 Bridging 74 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 78: ...7 PCI X Arbitration 78 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 128: ...11 Power Management 128 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 136: ...12 Serial EEPROM 136 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 142: ...13 JTAG 142 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 268: ...16 Packaging 268 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 276: ...276 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...
Страница 280: ...Index 280 Tsi384 User Manual May 5 2014 Integrated Device Technology www idt com ...