141
©2018 Integrated Device Technology, Inc
September 12, 2018
8A3xxxx Family Programming Guide
006h
DPLL_0.DPLL_FILTER_STATUS_UPDATE_CF
G
DPLL loop filter status update configuration.
007h
Advanced holdover history configuration.
008h
DPLL advanced holdover bandwidth configuration.
00Ah
Holdover configuration.
00Bh
Phase lock threshold.
00Ch
Phase lock monitor duration.
00Dh
Frequency lock threshold.
00Eh
Frequency lock monitor duration.
00Fh
Select input for highest (0) priority.
010h
Select input for priority 1.
011h
Select input for priority 2.
012h
Select input for priority 3.
013h
Select input for priority 4.
014h
Select input for priority 5.
015h
Select input for priority 6.
016h
Select input for priority 7.
017h
Select input for priority 8.
018h
Select input for priority 9.
019h
Select input for priority 10.
01Ah
Select input for priority 11.
01Bh
Select input for priority 12.
01Ch
Select input for priority 13.
01Dh
Select input for priority 14.
01Eh
Select input for priority 15.
01Fh
Select input for priority 16.
020h
Select input for priority 17.
021h
Select input for priority 18.
022h
RESERVED
This register must not be modified from the read value
023h
Fast lock configuration.
024h
Fast lock configuration.
025h
DPLL maximum frequency offset limit.
026h
Fast lock phase slope limit.
Table 172: DPLL_0 Register Index
Offset
(Hex)
Register Module Base Address: C3B0h
a
Individual Register Name
Register Description