IDT Switch Configuration and Status Registers
PES48T12G2 User Manual
16 - 9
April 5, 2013
S[13:12, 9:0]TXLCTL1 - SerDes x Transmitter Lane Control 1
Bit
Field
Field
Name
Type
Default
Value
Description
4:0
TDVL_FS3DBG1
RW
0x11
SWSticky
Transmit Driver Voltage Level for Full-Swing Mode with -3.5dB
De-emphasis in Gen1
.
This field controls the SerDes transmit driver voltage level in full-
swing mode and Gen 1 data rate (i.e., 2.5 GT/s). The value of this
field corresponds to the peak-to-peak differential voltage at the
transmitter pins, prior to de-emphasis being applied.
This field controls the voltage level for the lane(s) selected by the
Lane Select (LANESEL[3:0]) field in the SerDes Control (S[x]CTL)
register.This value is SWSticky for all lanes (i.e., even those not
selected by the LANESEL field in the S[x]CTL register).
Refer to section Programmable Voltage Margining and De-Empha-
sis on page 7-3 for further details on programming this field.
7:5
FDC_FS3DBG1
RW
0x4
SWSticky
Transmit Driver Fine De-emphasis Control for Full Swing
Mode with -3.5dB in Gen 1.
This field provides fine level control of the transmit driver de-
emphasis level in full-swing mode and Gen 1 data rate (i.e., 2.5
GT/s).
Note that when operating in Gen 1 data rate, the de-emphasis
should nominally be set to -3.5dB of the transmit driver voltage
level.
This field has no effect when the port operates in low-swing mode
(i.e., de-emphasis is turned-off in this mode).
This field controls the voltage level for the lane(s) selected by the
Lane Select (LANESEL[3:0]) field in the SerDes Control (S[x]CTL)
register.This value is SWSticky for all lanes (i.e., even those not
selected by the LANESEL field in the S[x]CTL register).
Refer to section Programmable Voltage Margining and De-Empha-
sis on page 7-3 for further details on programming this field.
12:8
TDVL_FS3DBG2
RW
0x17
SWSticky
Transmit Driver Voltage Level for Full-Swing Mode with -3.5dB
De-emphasis in Gen 2.
This field controls the SerDes transmit driver voltage level in full-
swing mode and Gen 2 data rate, when the SDE field in the associ-
ated port’s PCIELCTL2 register is set to -3.5dB de-emphasis.
The value of this field corresponds to the peak-to-peak differential
voltage at the transmitter pins, prior to de-emphasis being applied.
This field controls the voltage level for the lane(s) selected by the
Lane Select (LANESEL[3:0]) field in the SerDes Control (S[x]CTL)
register.This value is SWSticky for all lanes (i.e., even those not
selected by the LANESEL field in the S[x]CTL register).
Refer to section Programmable Voltage Margining and De-Empha-
sis on page 7-3 for further details on programming this field.
Содержание 89HPES48T12G2
Страница 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Страница 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Страница 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Страница 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Страница 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Страница 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Страница 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Страница 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Страница 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...