IDT PCI to PCI Bridge and Proprietary Port Specific Registers
PES48T12G2 User Manual
15 - 7
April 5, 2013
MBASE - Memory Base Register (0x020)
MLIMIT - Memory Limit Register (0x022)
PMBASE - Prefetchable Memory Base Register (0x024)
PMLIMIT - Prefetchable Memory Limit Register (0x026)
Bit
Field
Field
Name
Type
Default
Value
Description
3:0
Reserved
RO
0x0
Reserved field.
15:4
MBASE
RW
0xFFF
Memory Address Base.
The MBASE and MLIMIT registers are
used to control the forwarding of non-prefetchable transactions
between the primary and secondary interfaces of the bridge. This
field contains A[31:20] of the lowest address aligned on a 1MB
boundary that is below the primary interface of the bridge
Bit
Field
Field
Name
Type
Default
Value
Description
3:0
Reserved
RO
0x0
Reserved field.
15:4
MLIMIT
RW
0x0
Memory Address Limit.
The MBASE and MLIMIT registers are
used to control the forwarding of non-prefetchable transactions
between the primary and secondary interfaces of the bridge. This
field contains A[31:20] of the highest address, with A[19:0]
assumed to be 0xF_FFFF, that is below the primary interface of
the bridge.
Bit
Field
Field
Name
Type
Default
Value
Description
0
PMCAP
RWL
0x1
Prefetchable Memory Capability.
Indicates if the bridge supports
32-bit or 64-bit prefetchable memory addressing.
0x0 - (prefmem32) 32-bit prefetchable memory addressing.
0x1 - (prefmem64) 64-bit prefetchable memory addressing.
3:1
Reserved
RO
0x0
Reserved field.
15:4
PMBASE
RW
0xFFF
Prefetchable Memory Address Base.
The PMBASE, PMBASEU,
PMLIMIT and PMLIMITU registers are used to control the forward-
ing of prefetchable transactions between the primary and second-
ary interfaces of the bridge. This field contains A[31:20] of the
lowest memory address aligned on a 1MB boundary that is below
the primary interface of the bridge. PMBASEU specifies the
remaining bits.
Bit
Field
Field
Name
Type
Default
Value
Description
0
PMCAP
RO
0x1
Prefetchable Memory Capability.
Indicates if the bridge supports
32-bit or 64-bit prefetchable memory addressing. This bit always
reflects the value in the PMCAP field in the PMBASE register.
Содержание 89HPES48T12G2
Страница 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Страница 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Страница 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Страница 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Страница 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Страница 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Страница 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Страница 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Страница 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...