IDT Link Operation
PES48T12G2 User Manual
6 - 17
April 5, 2013
Notes
A PES48T12G2 port is placed in Gen1 Compatibility Mode by setting the Gen1 Compatibility Mode
Enable (G1CME) bit in the PHYLCFG0 register and fully retraining the link (i.e., via the FLRET bit the
PHYLSTATE0 register).
When a PES48T12G2 port operates in Gen1 Compatibility Mode, the PHY does not set the following
bits in Table 6.2 in the training sets that it transmits
A PES48T12G2 port exits Gen1 Compatibility Mode by clearing the G1CME field in the PHYLCFG0
register and fully retraining the link (i.e., via the FLRET bit the PHYLSTATE0 register). When this occurs,
the training set bits listed in Table 6.2 behave per the PCI Express 2.0 definition.
Training
Set
Symbol
Bit
PCIe 1.1 and
earlier
Definition
PCI Express 2.0 Definition
TS1
4
2
Reserved
5.0 GT/s Data Rate Support
6
Multiple meanings (refer to PCI Express
2.0 Specification)
7
Speed Change
TS2
4
2
Reserved
5.0 GT/s Data Rate Support
6
Multiple meanings (refer to PCI Express
2.0 Specification)
7
Speed Change
Table 6.2 Gen1 Compatibility Mode: bits cleared in training sets
Содержание 89HPES48T12G2
Страница 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Страница 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Страница 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Страница 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Страница 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Страница 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Страница 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Страница 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Страница 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...