IDT PCI to PCI Bridge and Proprietary Port Specific Registers
PES48T12G2 User Manual
15 - 59
April 5, 2013
IERRORMSK - Internal Error Reporting Mask (0x488)
8
IFBDATDBE
RW1C
0x0
SWSticky
IFB Data Double Bit Error
. This bit is set when a double bit ECC
error is detected in the IFB data RAM.
9
IFBCTLSBE
RW1C
0x0
SWSticky
IFB Control Single Bit Error.
This bit is set when a single bit ECC
error is detected and corrected in the IFB control RAM.
10
IFBCTLDBE
RW1C
0x0
SWSticky
IFB Control Double Bit Error
.This bit is set when a double bit
ECC error is detected in the IFB control RAM.
11
EFBDATSBE
RW1C
0x0
SWSticky
EFB Data Single Bit Error.
This bit is set when a single bit ECC
error is detected and corrected in the EFB data RAM.
12
EFBDATDBE
RW1C
0x0
SWSticky
EFB Data Double Bit Error.
This bit is set when a double bit ECC
error is detected in the EFB data RAM.
13
EFBCTLSBE
RW1C
0x0
SWSticky
EFB Control Single Bit Error
. This bit is set when a single bit
ECC error is detected and corrected in the EFB control RAM.
14
EFBCTLDBE
RW1C
0x0
SWSticky
EFB Control Double Bit Error.
This bit is set when a double bit
ECC error is detected in the EFB control RAM.
15
E2EPE
RW1C
0x0
SWSticky
End-to-End Data Path Parity Error.
This bit is set when an end-
to-end data path parity error is detected.
16
ULD
RW1C
0x0
SWSticky
Unreliable Link Detected
. This bit is set when the ULD bit is set in
the port’s Autonomous Link Reliability Status (ALRSTS) register.
17
RBCTLSBE
RW1C
0x0
SWSticky
Replay Buffer Control Single Bit Error
. This bit is set when a sin-
gle bit ECC error is detected and corrected in the Replay Buffer’s
control RAM.
18
RBCTLDBE
RW1C
0x0
SWSticky
Replay Buffer Control Double Bit Error.
This bit is set when a
double bit ECC error is detected in the Replay Buffer’s control
RAM.
31:19
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
0
IFBPTLPTO
RW
0x0
SWSticky
IFB Posted TLP Time-Out.
When this bit is set, the corresponding
error bit in the IERRORSTS register is masked from reporting an
internal error to the AER Capability Structure. This bit does not
affect the state of the corresponding bit in the IERRORSTS regis-
ter.
1
IFBNPTLPTO
RW
0x0
SWSticky
IFB Non-Posted TLP Time-Out.
When this bit is set, the corre-
sponding error bit in the IERRORSTS register is masked from
reporting an internal error to the AER Capability Structure. This bit
does not affect the state of the corresponding bit in the IER-
RORSTS register.
2
IFBCPTLPTO
RW
0x0
SWSticky
IFB Completion TLP Time-Out.
When this bit is set, the corre-
sponding error bit in the IERRORSTS register is masked from
reporting an internal error to the AER Capability Structure. This bit
does not affect the state of the corresponding bit in the IER-
RORSTS register.
3
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES48T12G2
Страница 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Страница 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Страница 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Страница 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Страница 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Страница 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Страница 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Страница 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Страница 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...