
IDT PCI to PCI Bridge and Proprietary Port Specific Registers
PES48T12G2 User Manual
15 - 13
April 5, 2013
PCIEDCTL - PCI Express Device Control (0x048)
Bit
Field
Field
Name
Type
Default
Value
Description
0
CEREN
RW
0x0
Correctable Error Reporting Enable.
This bit controls reporting
of correctable errors.
1
NFEREN
RW
0x0
Non-Fatal Error Reporting Enable.
This bit controls reporting of
non-fatal errors.
2
FEREN
RW
0x0
Fatal Error Reporting Enable.
This bit controls reporting of fatal
errors.
3
URREN
RW
0x0
Unsupported Request Reporting Enable.
This bit controls
reporting of unsupported requests.
4
ERO
RO
0x0
Enable Relaxed Ordering.
When set, this bit enables relaxed
ordering. The switch never sets the relaxed ordering bit in transac-
tions it initiates as a requester.
7:5
MPS
RW
0x0
Max Payload Size.
This field sets maximum TLP payload size for
the device.
This field should be set to a value less than that advertised by the
Maximum Payload Size Supported (MPAYLOAD) field in the PCI
Express Device Capabilities (PCIEDCAP) register. Setting this
field to a value larger than that advertised in the MPAYLOAD field
produces undefined results.
0x0 - (s128) 128 bytes max payload size
0x1 - (s256) 256 bytes max payload size
0x2 - (s512) 512 bytes max payload size
0x3 - (s1024) 1024 bytes max payload size
0x4 - (s2048) 2048 bytes max payload size
0x5 - (s4096) 4096 bytes max payload size
0x6 - reserved (treated as 128 bytes)
0x7 - reserved (treated as 128 bytes)
8
ETFEN
RW
0x0
Extended Tag Field Enable.
Since the bridge function never gen-
erates a transaction that requires a completion, this bit has no
functional effect on the device during normal operation.
To aid in debug, when the SEQTAG field is set in the TLCTL regis-
ter, this field controls whether tags are generated in the range from
0 through 31 or from 0 through 255.
9
PFEN
RO
0x0
Phantom Function Enable.
The internal P2P bridges within the
switch do not support phantom function numbers. Therefore, this
field is hardwired to zero.
10
AUXPMEN
RO
0x0
Auxiliary Power PM Enable.
The device does not implement this
capability.
11
ENS
RO
0x0
Enable No Snoop.
The bridge function does not generate transac-
tions with the No Snoop bit set and passes transactions through
the bridge with the No Snoop bit unmodified.
14:12
MRRS
RO
0x0
Maximum Read Request Size.
The bridge function does not gen-
erate transactions larger than 128 bytes and passes transactions
through the bridge with the size unmodified. Therefore, this field
has no functional effect on the behavior of the bridge.
15
Reserved
RO
0x0
Reserved field.
Содержание 89HPES48T12G2
Страница 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Страница 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Страница 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Страница 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Страница 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Страница 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Страница 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Страница 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Страница 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...