IDT PCI to PCI Bridge and Proprietary Port Specific Registers
PES48T12G2 User Manual
15 - 19
April 5, 2013
PCIESCAP - PCI Express Slot Capabilities (0x054)
15
LABWSTS
RW1C
0x0
Link Autonomous Bandwidth Status.
This bit is set to indicate
that either that the PHY has autonomously changed link speed or
width for reasons other than to attempt to correct unreliable link
operation.
This bit must be set if the Physical Layer reports a speed or width
change was initiated by the downstream component that was indi-
cated as an autonomous change.
If the LBN field in the PCIELCAP register is cleared, this field is
hardwired to zero.
This field is hardwired to zero in an upstream port.
Bit
Field
Field
Name
Type
Default
Value
Description
0
ABP
RWL
0x0
Attention Button Present.
This bit is set when the Attention But-
ton is implemented for the port.
This bit is read-only and has a value of zero when the SLOT bit in
the PCIECAP register is cleared.
1
PCP
RWL
0x0
Power Control Present.
This bit is set when a Power Controller is
implemented for the port.
This bit is read-only and has a value of zero when the SLOT bit in
the PCIECAP register is cleared.
2
MRLP
RWL
0x0
MRL Sensor Present.
This bit is set when an MRL Sensor is
implemented for the port.
This bit is read-only and has a value of zero when the SLOT bit in
the PCIECAP register is cleared.
3
ATTIP
RWL
0x0
Attention Indicator Present.
This bit is set when an Attention
Indicator is implemented for the port.
This bit is read-only and has a value of zero when the SLOT bit in
the PCIECAP register is cleared.
4
PWRIP
RWL
0x0
Power Indicator Present.
This bit is set when an Power Indicator
is implemented for the port.
This bit is read-only and has a value of zero when the SLOT bit in
the PCIECAP register is cleared.
5
HPS
RWL
0x0
Hot Plug Surprise.
When set, this bit indicates that a device pres-
ent in the slot may be removed from the system without notice.
This bit is read-only and has a value of zero when the SLOT bit in
the PCIECAP register is cleared.
6
HPC
RWL
0x0
Hot Plug Capable.
This bit is set if the slot corresponding to the
port is capable of supporting hot-plug operations.
This bit is read-only and has a value of zero when the SLOT bit in
the PCIECAP register is cleared.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES48T12G2
Страница 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Страница 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Страница 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Страница 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Страница 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Страница 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Страница 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Страница 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Страница 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...