IDT Configuration Registers
PES16T4AG2 User Manual
8 - 67
May 23, 2013
Notes
SERDESCTL- SerDes Control (0x500)
PHYLCFG0 - Phy Link Configuration 0 (0x530)
1
P1GPES
RO
0x0
Port 1 General Purpose Event Status.
When this bit is set, the
corresponding port is signalling a general purpose event by
asserting the GPEN signal. This bit is never set if the correspond-
ing general purpose event is not enabled in the GPECTL register.
GPEN is an alternate function of GPIO[7] and GPIO[7] is
asserted only if enabled to operate as an alternate function.
2
P2GPES
RO
0x0
Port 2 General Purpose Event Status.
When this bit is set, the
corresponding port is signalling a general purpose event by
asserting the GPEN signal. This bit is never set if the correspond-
ing general purpose event is not enabled in the GPECTL register.
GPEN is an alternate function of GPIO[7] and GPIO[7] is
asserted only if enabled to operate as an alternate function.
3
P3GPES
RO
0x0
Port 3 General Purpose Event Status.
When this bit is set, the
corresponding port is signalling a general purpose event by
asserting the GPEN signal. This bit is never set if the correspond-
ing general purpose event is not enabled in the GPECTL register.
GPEN is an alternate function of GPIO[7] and GPIO[7] is
asserted only if enabled to operate as an alternate function.
31:4
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
Reserved
RO
0x0
Reserved field.
8
LSE
RW
0x0
Sticky
Low-Swing Mode Enable
. When set, this bit enables Low-Swing
mode operation at the SerDes Transmit logic. Please refer to
section Low-Swing Transmitter Voltage Mode on page 3-10 for
further details.
0x0 - Full-Swing Mode
0x1 - Low-Swing Mode
31:9
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
12:0
Reserved
RO
0x0
Reserved field.
13
SCLINKEN
RW
0x0
Sticky
Self Cross Link Enable.
When this bit is set, crosslink training
of a port to itself is enabled (i.e., the serial transmit lines of the
port may be connected to the serial receive lines of the same
port).
This bit has no effect when the CLINKDIS bit in this register is
set to 0x1.
Please refer to section Crosslink on page 3-10 for further
details.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES16T4AG2
Страница 8: ...IDT PES16T4AG2 User Manual 6 May 23 2013 Notes...
Страница 12: ...IDT Table of Contents PES16T4AG2 User Manual iv May 23 2013 Notes...
Страница 14: ...IDT List of Tables PES16T4AG2 User Manual vi May 23 2013 Notes...
Страница 16: ...IDT List of Figures PES16T4AG2 User Manual viii May 23 2013 Notes...
Страница 20: ...IDT Register List PES16T4AG2 User Manual xii May 23 2013 Notes...
Страница 72: ...IDT SMBus Interfaces PES16T4AG2 User Manual 5 20 May 23 2013 Notes...
Страница 76: ...IDT Power Management PES16T4AG2 User Manual 6 4 May 23 2013 Notes...
Страница 156: ...IDT Configuration Registers PES16T4AG2 User Manual 8 74 May 23 2013 Notes...