DOC E10523 Rev.D
Interactive Circuits And Systems Ltd. 2000
29
5.6 Interrupt Mask Register (IMR)
Read/Write
The Interrupt Mask register is used to enable and disable VMEbus interrupts. The status of
masked interrupts may be read in the corresponding bits of the status register, but no
interrupt will occur even when the interrupt is asserted.
5.6.1 IMR<0> - VMEbus IRQ Mask
This bit enables the SCV64 VMEbus Master controller to generate VMEbus interrupts upon
completion of a transfer.
IMR<0>
VMEbus Master Interrupt Enable Mask
READ/WRITE
0
SCV64 Interrupts are disabled
1
SCV64 Interrupts are enabled
5.6.2 IMR<1> - ADC IRQ Mask
This bit enables the ADC control unit controller to generate VMEbus interrupts.
IMR<1>
ADC Interrupt Enable Mask
READ/WRITE
0
ADC Interrupts are disabled
1
ADC Interrupts are enabled
5.6.3 IMR<2> - P2 Module IRQ Mask
This bit enables the P2 Module to generate VMEbus interrupts.
IMR<2>
P2 Module Interrupt Enable Mask
READ/WRITE
0
P2 Module Interrupts are disabled
1
P2 Module Interrupts are enabled
Содержание ICS-130
Страница 2: ...DOC E10523 Rev D...
Страница 45: ...DOC E10523 Rev D Interactive Circuits And Systems Ltd 2000 41 APPENDICES...