![ICS ICS-130 Скачать руководство пользователя страница 31](http://html1.mh-extra.com/html/ics/ics-130/ics-130_operating-manual_3549493031.webp)
DOC E10523 Rev.D
Interactive Circuits And Systems Ltd. 2000
27
area, consecutive data will be read from the board regardless of the addressing mode. This
allows for standard addressing and block transfers with devices which either increment
addresses or repetitively present the same address.
5.5 Status Register (SR)
Read only
The Status Register contains information about the state of the ICS-130, including the
status of events which may cause VMEbus interrupts, if the appropriate bits of the Interrupt
Mask register (IMR) are set. The status register should be used to determine the interrupt
status of the ICS-130, and the source of the interrupt. If an interrupt is masked in the IMR,
the status of the associated event may still be read here.
5.5.1 SR<0> - VMEbus Master IRQ
This bit reflects the interrupt status of the SCV64 VMEbus Master interface. An interrupt is
asserted following completion of a DMA transfer (BLT or MBLT) for which the ICS-130 was
master.
SR<0>
VMEbus Master Interrupt Request Status
READ ONLY
0
SCV64 is not asserting an IRQ
1
SCV64 is asserting an IRQ
5.5.2 SR<1> - ADC IRQ
This bit reflects the status of the ADC control unit. When the Swing Buffer swaps, the ADC
control unit will assert this flag, to indicate that new data is available. If ADC interrupts are
enabled, an interrupt request will occur.
SR<1>
ADC Interrupt Request
READ ONLY
0
ADC control unit is not asserting IRQ
1
ADC control unit is asserting IRQ
Содержание ICS-130
Страница 2: ...DOC E10523 Rev D...
Страница 45: ...DOC E10523 Rev D Interactive Circuits And Systems Ltd 2000 41 APPENDICES...