![ICS ICS-130 Скачать руководство пользователя страница 25](http://html1.mh-extra.com/html/ics/ics-130/ics-130_operating-manual_3549493025.webp)
DOC E10523 Rev.D
Interactive Circuits And Systems Ltd. 2000
21
DCSR<0> Writing a '1' to this bit starts the DMA cycle. Reading a '1' indicates
that a DMA cycle is in progress. A DMA cycle may be aborted while
in progress by clearing this bit. In this case, DCSR<1> will be set,
and a transfer complete interrupt will be requested.
VMEBAR:
VMEbus Slave Base
Address Register
0x10
This register is used to set the VME A24 and A32 Slave Base Address values.
The A32 SBA is also used as the LS 32 bits of the A64 Slave Base Address. On
power up, the A24 and A32 values are loaded from the on-board switches (see
section 4).
VMEBAR<22:21> Size of A24 slave image:
0 - 512K
1 - 1M
2 - 2M
3 - 4M
VMEBAR<20:16> Base address of A24 slave image. These bits form bits A23-
A19 of base address. Address bits A17 and A16 are forced to
zero according to setting of VMEBAR<22:21> described
above.
VMEBAR<08:05> A32 slave image size. Selectable in powers of two from 4K to
128M. Program 0 for 4K, 0xF for 4M.
VMEBAR<04:00> A32 base address. Selects base address in increments of
0x0800.0000 from 0x0000.0000 to 0xF800.0000. Program 0
for A32 address 0x0000.0000.
IVECT:
VMEbus Interrupter
Vector Register
0x24
This register contains the interrupt vector the SCV64 responds with during an
interrupt acknowledge cycle.
MODE:
Mode Control Register
0x3C
The following describes the bits of the SCV64 Mode Control Register which may
need to be accessed when using the ICS-130. All other bits should be set to '0'
during a write.
Содержание ICS-130
Страница 2: ...DOC E10523 Rev D...
Страница 45: ...DOC E10523 Rev D Interactive Circuits And Systems Ltd 2000 41 APPENDICES...