
preliminary
preliminary
iC-PVS
LINEAR/OFF-AXIS
BATTERY-BUFFERED ABSOLUTE POSITION HALL SENSOR
Rev A2, Page 15/51
OVERVIEW
Addr
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Bank 1 (BSEL=0x01):
BiSS
ID Data
B1|0x01
EDS_BANK(7:0)
BiSS
Profile
B1|0x02
BISS_PROFILE_ID_1(7:0)
B1|0x03
BISS_PROFILE_ID_0(7:0)
B1|0x04
SERIAL_3(7:0)
B1|0x05
SERIAL_2(7:0)
B1|0x06
SERIAL_1(7:0)
B1|0x07
SERIAL_0(7:0)
BiSS
ID
B1|0x08
DEV_ID_5(7:0)
B1|0x09
DEV_ID_4(7:0)
B1|0x0A
DEV_ID_3(7:0)
B1|0x0B
DEV_ID_2(7:0)
B1|0x0C
DEV_ID_1(7:0)
B1|0x0D
DEV_ID_0(7:0)
B1|0x0E
MFG_ID_1(7:0)
B1|0x0F
MFG_ID_0(7:0)
Bank 7 (BSEL=0x07): Position Preload
Addresses Mirrored from B0|0x1A-0x1F. Usable for end user position preloading if BANK 0 is write protected
Position Preload
B7|0x18
PCTR_PREL(7:0)
B7|0x19
PCTR_PREL(7:0)
B7|0x1A
RCTR_PREL(7:0)
B7|0x1B
RCTR_PREL(15:8)
B7|0x1C
RCTR_PREL(23:16)
B7|0x1D
RCTR_PREL(31:24)
B7|0x1E
RCTR_PREL(39:32)
B7|0x1F
CRC_PREL(7:0)
Table 1: Register Map