Page
Item
Description
P175
2.2.58 (2) STC (W)
Instruction amended
2.2.58 (2) STC (W)
Assembler Format
Assembler format amended
P176
2.2.58 (2) STC (W)
Operand Format and Number of
Mnemonic amended
States Required for Execution
P180
2.2.60 SUBS
Operation
Operation amended
P189
(1) Data Transfer Instructions MOV.W @ERs+,Rd
Operation amended
(1) Data Transfer Instructions MOV.W Rs,@ERd
Operation amended
(1) Data Transfer Instructions MOV.W Rs,@(d:24,ERd)
Number of execution states
amended
(1) Data Transfer Instructions MOV.L #xx:32,ERd
Operation and number of
execution states amended
P190
(1) Data Transfer Instructions MOV.L @ERs+,ERd
Operation amended
(1) Data Transfer Instructions POP.L ERn
Number of execution states
amended
(1) Data Transfer Instructions PUSH.L ERn
Number of execution states
amended
P191
(2) Arithmetic Operation Instructions DAA Rd
Condition code amended
P192
(2) Arithmetic Operation Instructions CMP.L #xx:32,ERd
Number of execution states
amended
P196
(5) Bit Manipulation Instructions
Table amended
P197,
(6) Branch Instructions
Added
P198
P198
(7) System Control Instructions LDC @ERs,CCR
Operation amended
(7) System Control Instructions LDC @(d:16,ERs),CCR
Operation amended
(7) System Control Instructions LDC @(d:24,ERs),CCR
Operation amended
(7) System Control Instructions LDC @ERs+,CCR
Operation amended
P204
Table 2-3 Instruction Codes (4) MOV.B@aa:16,Rd
Instruction format amended
P231
Table 2-8 Bus States BSR d:16
Execution order nos.2 to
5 amended
P234,
Table 2-8 Bus States POP.W Rn to PUSH.L ERn
Instruction added
P235
P240
Figure 3-2 State Transitions
Figure amended