Embedded Solutions
Page 43
Specifications
Logic Interface:
PCIe 1-4 lanes. 4 lanes recommended
Digital Parallel IO:
LVDS IO
Digital Serial IO:
2 bit serial with sync and reference clock.. Data
valid on falling edge of clock. 76.636 MHz for initial
target design.
DIP Switch:
DipSwitch supplied for board identification and
other user purposes.
CLK rates supported:
PLLA is programmed to select Transmit Clock rate.
For loop-back and alternate HW implementations.
PLLB, C, D reserved for new applications.
Software Interface:
Control Registers, IO registers, IO Read-Back
registers, FIFO. R/W, 32 bit boundaries.
Initialization:
Programming procedure documented in this
manual
Access Modes:
LW to registers, read-write to most registers
Access Time:
Frame to TRDY 121 nS [4 PCI clocks] or burst
mode DMA – 1 word per PCI clock transferred.
Interrupt:
Each port has independently programmable
interrupt sources, DMA interrupts included.
Onboard Options:
All Options are Software Programmable
Interface Options:
37 Pin DB connector at front bezel.
Dimensions:
Standard 1/2 length PCIe module.
Construction:
Multi-Layer Printed Circuit, Through Hole and
Surface Mount Components.
Power:
+12 and +3.3 used from PCIe interface. No
secondary power supply connections required. 1.2,
2.5 and 5V developed locally.
Weight:
TBD oz