Document Number: 002-00948 Rev. *C
S29CD032J
S29CD016J
S29CL032J
S29CL016J
3. Block Diagram
Note
3.Address bus is A19–A0 for 32 Mb device, A18–A0 for 16 Mb device. Data bus is D31–DQ0.
IND/
WAIT#
Input/Output
Buffers
X-Decoder
Y-Decoder
Chip Enable
Output Enable
Erase Voltage
Generator
PGM Voltage
Generator
Timer
V
CC
Detector
State
Control
Command
Register
V
CC
V
SS
WE#
RESET#
ACC
WP#
CE#
OE#
DQ
max
–
DQ0
Data
Y-Gating
Cell Matrix
Ad
dre
ss
La
tc
h
Burst
State
Control
Burst
Address
Counter
ADV#
CLK
V
IO
Amax-A0
Amax-A0