148
4317I–AVR–01/08
AT90PWM2/3/2B/3B
If PELEVnx bit set, the significant edge of PSCn Input A or B is rising (edge modes) or the active
level is high (level modes) and vice versa for unset/falling/low
- In 2- or 4-ramp mode, PSCn Input A is taken into account only during Dead-Time0 and On-
Time0 period (respectively Dead-Time1 and On-Time1 for PSCn Input B).
- In 1-ramp-mode PSC Input A or PSC Input B act on the whole ramp.
16.8.4.3
Input Mode Operation
Thanks to 4 configuration bits (PRFM3:0), it’s possible to define the mode of the PSC input. All
Notice: All following examples are given with rising edge or high level active inputs.
Table 16-6.
PSC Input Mode Operation
PRFM3:0
Description
0
0000b
PSCn Input has no action on PSC output
1
0001b
See “PSC Input Mode 1: Stop signal, Jump to Opposite Dead-Time
2
0010b
See “PSC Input Mode 2: Stop signal, Execute Opposite Dead-Time and
Wait” on page 150.
3
0011b
See “PSC Input Mode 3: Stop signal, Execute Opposite while Fault
active” on page 151.
4
0100b
See “PSC Input Mode 4: Deactivate outputs without changing timing.” on
page 151.
5
0101b
See “PSC Input Mode 5: Stop signal and Insert Dead-Time” on page 152.
6
0110b
See “PSC Input Mode 6: Stop signal, Jump to Opposite Dead-Time and
Wait.” on page 153.
7
0111b
See “PSC Input Mode 7: Halt PSC and Wait for Software Action” on page
153.
8
1000b
See “PSC Input Mode 8: Edge Retrigger PSC” on page 153.
9
1001b
See “PSC Input Mode 9: Fixed Frequency Edge Retrigger PSC” on page
154.
10
1010b
Reserved : Do not use
11
1011b
12
1100b
13
1101b
14
1110b
See “PSC Input Mode 14: Fixed Frequency Edge Retrigger PSC and Dis-
activate Output” on page 155.
15
1111b
Reserved : Do not use
Содержание AT90PWM2
Страница 344: ...346 4317I AVR 01 08 AT90PWM2 3 2B 3B 31 1 SO24...
Страница 345: ...347 4317I AVR 01 08 AT90PWM2 3 2B 3B 31 2 SO32...
Страница 346: ...348 4317I AVR 01 08 AT90PWM2 3 2B 3B 31 3 QFN32...
Страница 347: ...349 4317I AVR 01 08 AT90PWM2 3 2B 3B...