AT32F421
Series Reference Manual
2022.11.11
Page 277
Rev 2.02
Bit 13
HALLDE
0x0
rw
HALL DMA request enable
0: Disabled
1: Enabled
Bit 12
C4DEN
0x0
rw
Channel 4 DMA request enable
0: Disabled
1: Enabled
Bit 11
C3DEN
0x0
rw
Channel 3 DMA request enable
0: Disabled
1: Enabled
Bit 10
C2DEN
0x0
rw
Channel 2 DMA request enable
0: Disabled
1: Enabled
Bit 9
C1DEN
0x0
rw
Channel 1 DMA request enable
0: Disabled
1: Enabled
Bit 8
OVFDEN
0x0
rw
Overflow event DMA request enable
0: Disabled
1: Enabled
Bit 7
BRKIE
0x0
rw
Brake interrupt enable
0: Disabled
1: Enabled
Bit 6
TIEN
0x0
rw
Trigger interrupt enable
0: Disabled
1: Enabled
Bit 5
HALLIEN
0x0
rw
HALL interrupt enable
0: Disabled
1: Enabled
Bit 4
C4IEN
0x0
rw
Channel 4 interrupt enable
0: Disabled
1: Enabled
Bit 3
C3IEN
0x0
rw
Channel 3 interrupt enable
0: Disabled
1: Enabled
Bit 2
C2IEN
0x0
rw
Channel 2 interrupt enable
0: Disabled
1: Enabled
Bit 1
C1IEN
0x0
rw
Channel 1 interrupt enable
0: Disabled
1: Enabled
Bit 0
OVFIEN
0x0
rw
Overflow interrupt enable
0: Disabled
1: Enabled