
AT32F421
Series Reference Manual
2022.11.11
Page 235
Rev 2.02
Table 14-11 Complementary output channel CxOUT and CxCOUT control bits with
brake function
Control bit
Output state (1)
OEN bit
FCSODIS
bit
FCSOEN
bit
CxEN
bit
CxCEN
bit
CxOUT output state
CxCOUT output state
1
X
0
0
0
Output disabled
(no driven by the timer)
CxOUT=0, Cx_EN=0
Output disabled
(no driven by the timer)
CxCOUT=0, CxCEN=0
0
0
1
Output disabled
(no driven by the timer)
CxOUT=0, Cx_EN=0
polarity,
CxCOUT= CxORAW xor
CxCP, CxCEN=1
0
1
0
polarity
CxOUT= CxORAW xor CxP,
Cx_EN=1
Output disabled
(no driven by the timer)
CxCOUT=0, CxCEN=0
0
1
1
pdead-
time,
Cx_EN=1
CxORAW
ipdead-
time,
CxCEN=1
1
0
0
Output disabled
(no driven by the timer)
CxOUT=CxP, Cx_EN=0
Output disabled
(no driven by the timer)
CxCOUT=CxCP,
CxCEN=0
1
0
1
Off-state
(Output enabled with
inactive level)
CxOUT=CxP, Cx_EN=1
polarity,
CxCOUT= CxORAW xor
CxCP, CxCEN=1
1
1
0
polarity,
CxOUT= CxORAW xor CxP,
Cx_EN=1
Off-state
(Output enabled with
inactive level)
CxCOUT=CxCP,
CxCEN=1
1
1
1
pdead-
time, Cx_EN=1
CxORAW
ipdead-
time,
CxCEN=1
0
0
X
0
0
Output disabled
(corresponding IO disconnected from timer, and IO
floating)
Asynchronously: CxOUT=CxP, Cx_EN=0,
CxCOUT=CxCP, CxCEN=0;
If the clock is present: after a dead-time,
CxOUT=CxIOS, CxCOUT=CxCIOS, assuming that
CxIOS and CxCIOS do not correspond to CxOUT and
CxCOUT active level.
0
0
1
0
1
0
0
1
1
1
0
0
CxEN=CxCEN=0: Output disabled (corresponding IO
disconnected from timer, and IO floating)
In other cases, Off-state (corresponding channel
output inactive level)
Asynchronously: CxOUT =CxP, Cx_EN=1,
CxCOUT=CxCP, CxCEN=1;
If the clock is present: after a dead-time,
CxOUT=CxIOS, CxCOUT=CxCIOS, assuming that
CxIOS and CxCIOS do not correspond to CxOUT and
CxCOUT active level.
1
0
1
1
1
0
1
1
1
Note: If the two outputs of a channel are not used (CxEN = CxCEN = 0), CxIOS, CxCIOS, CxP and
CxCP must be cleared.
Note: The state of the external I/O pins connected to the complementary CxOUT and CxCOUT channels
depends on the CxOUT and CxCOUT channel state and the GPIO and the IOMUX registers.