
AT32F421
Series Reference Manual
2022.11.11
Page 200
Rev 2.02
Bit 3: 2
C3IDIV
0x0
rw
Channel 3 input divider
Bit 1:0
C3C
0x0
rw
Channel 3 configuration
This field is used to define the direction of the channel 1
(input or output), and the selection of input pin when
C3
EN=’0’:
00: Output
01: Input, C3IN is mapped on C3IFP3
10: Input, C3IN is mapped on C4IFP3
11: Input, C3IN is mapped on STCI. This mode works
only when the internal trigger input is selected by STIS.
14.2.4.9 Channel control register (TMR3_CCTRL)
Bit
Register
Reset value
Type
Description
Bit 15: 14
Reserved
0x0
resd
Kept at its default value.
Bit 13
C4P
0x0
rw
Channel 4 polarity
Please refer to C1P description.
Bit 12
C4EN
0x0
rw
Channel 4 enable
Please refer to C1EN description.
Bit 11
C3CP
0x0
rw
Channel 3 complementary polarity
Please refer to C1P description.
Bit 10
Reserved
0x0
resd
Default value
Bit 9
C3P
0x0
rw
Channel 3 polarity
Please refer to C1P description.
Bit 8
C3EN
0x0
rw
Channel 3 enable
Please refer to C1EN description.
Bit 7
C2CP
0x0
rw
Channel 2 complementary polarity
Please refer to C1P description.
Bit 6
Reserved
0x0
resd
Kept at its default value.
Bit 5
C2P
0x0
rw
Channel 2 polarity
Please refer to C1P description.
Bit 4
C2EN
0x0
rw
Channel 2 enable
Please refer to C1EN description.
Bit 3
C1CP
0x0
rw
Channel 1 complementary polarity
Please refer to C1P description.
Bit 2
Reserved
0x0
resd
Kept at its default value.
Bit 1
C1P
0x0
rw
Channel 1 polarity
When the channel 1 is configured as output mode:
0: C1OUT is active high
1: C1OUT is active low
When the channel 1 is configured as input mode:
0: C1IN active edge is on its rising edge. When used as
external trigger, C1IN is not inverted.
1: C1IN active edge is on its falling edge. When used as
external trigger, C1IN is inverted.
Bit0
C1EN
0x0
rw
Channel 1 enable
0: Input or output is disabled
1: Input or output is enabled
Table 14-6 Standard CxOUT channel output control bit
CxEN bit
CxOUT output state
0
Output disabled (CxOUT=0, Cx_EN=0)
1
CxOUT = polarity, Cx_EN=1
Note: The state of the external I/O pins connected to the standard CxOUT channel depends on the
CxOUT channel state and the GPIO and IOMUX registers.
14.2.4.10
Counter value (TMR3_CVAL)
Bit
Register
Reset value
Type
Description
Bit 31: 16
Reserved
0x0000
resd
Kept at its default value.
Bit 15: 0
CVAL
0x0000
rw
Counter value