AT32F421
Series Reference Manual
2022.11.11
Page 54
Rev 2.02
0: Disabled
1: Enabled
Bit 5
Reserved
0x0
resd
Kept at its default value.
Bit 4
FLASHEN
0x1
rw
FLASH clock enable
This bit is used to enable Flash clock in Sleep or
Deepsleep mode.
0: Disabled
1: Enabled
Bit 3
Reserved
0x0
resd
Kept at its default value.
Bit 2
SRAMEN
0x1
rw
SRAM clock enable
This bit is used to enable SRRM clock in Sleep or
Deepsleep mode.
0: Disabled
1: Enabled
Bit 1
Reserved
0x0
resd
Kept at its default value.
Bit 0
DMA1EN
0x0
rw
DMA1 clock enable
0: Disabled
1: Enabled
4.3.7
APB2 peripheral clock enable register (CRM_APB2EN)
Access: by words, half-words and bytes.
When accessing to peripherals on APB2 bus, wait states are inserted until the completion of the
peripheral access on APB2.
Bit
Name
Reset value
Type
Description
Bit 31: 19 Reserved
0x0000
resd
Kept at its default value.
Bit 18
TMR17EN
0x0
rw
TMR17 clock enable
0: Disabled
1: Enabled
Bit 17
TMR16EN
0x0
rw
TMR16 clock enable
0: Disabled
1: Enabled
Bit 16
TMR15EN
0x0
rw
TMR15 clock enable
0: Disabled
1: Enabled
Bit 15
Reserved
0x0
resd
Kept at its default value.
Bit 14
USART1EN
0x0
rw
USART1 clock enable
0: Disabled
1: Enabled
Bit 13
Reserved
0x0
resd
Kept at its default value.
Bit 12
SPI1EN
0x0
rw
SPI1 clock enable
0: Disabled
1: Enabled
Bit 11
TMR1EN
0x0
rw
TMR1 clock enable
0: Disabled
1: Enabled
Bit 10
Reserved
0x0
resd
Kept at its default value.
Bit 9
ADC1EN
0x0
rw
ADC1 clock enable
0: Disabled
1: Enabled
Bit 8: 1
Reserved
0x00
resd
Kept at its default value.
Bit 0
SCFGCMPEN
0x0
rw
SCFG and CMP clock enable
0: Disabled
1: Enabled