ADSP-2126x SHARC Processor Hardware Reference
A-51
Registers Reference
Table A-17. Emulation Control Register (EMUCTL) Definitions
Bit #
Name
Function
0
EMUENA
Emulator Function Enable.
Enables processor emulation func-
tions. (0 = ignore breakpoints and emulator interrupts, 1=respond
to breakpoints and emulator interrupts)
1
EIRQENA
Emulator Interrupt Enable.
Enables the emulation logic to recog-
nize external emulator interrupts. (0 = disable, 1 = enable)
2
BKSTOP
Enable Autostop on Breakpoint.
Enables the
ADSP-2126x DSP to generate an external emulator interrupt
when any breakpoint event occurs. (0=disable, 1=enable)
3
SS
Enable Single Step Mode.
Enables single-step operation.
(0=disable, 1=enable)
4
SYSRST
Software Reset of the ADSP-2126x
. Resets the ADSP-2126x DSP
in the same manner as the external
RESET
pin. The SYSRST bit
must be cleared by the emulator.(0=normal operation, 1=reset)
5
ENBRKOUT
Enable the BRKOUT pin.
Enables the
BRKOUT
pin operation.
(0 =
BRKOUT
pin at high impedance state, 1 =
BRKOUT
pin enabled)
6
IOSTOP
Stop IOP DMAs in EMU Space.
Disables all DMA requests when
the DSP is in emulation space. Data that is currently in the SPI or
SPORT DMA buffers is held there unless the internal DMA
request was already granted. IOSTOP causes incoming data to be
held off and outgoing data to cease. Because SPORT receive data
cannot be held off, it is lost and the overrun bit is set.
(0 = I/O continues, 1 = I/O Stops)
7
Reserved
8
NEGPA1
Negate program memory data address breakpoint.
Enable break-
point events if the address is greater than the end register value OR
less than the start register value. This function is useful to detect
index range violations in user code.
(0 = disable breakpoint, 1 = enable breakpoint)
Instruction address and program memory breakpoint negates have
an effect latency of four (4) core clock cycles.
Содержание ADSP-21261 SHARC
Страница 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Страница 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Страница 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Страница 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Страница 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...