ADSP-2126x SHARC Processor Hardware Reference
9-55
Serial Ports
Clock Rising Edge Select.
SPCTLx
bit 12 (
CKRE
). This bit selects whether
the serial port uses the rising edge (if set, = 1) or falling edge (if cleared,
= 0) of the clock signal for sampling data and the frame sync. This bit
applies to DSP Standard Serial and Multichannel modes only.
Frame Sync Required Select.
SPCTLx
bits 13 (
FSR
). This bit selects
whether the serial port requires (if set, = 1) or does not require (if cleared,
= 0) a transfer frame sync. See
“Frame Sync Options” on page 9-34
for
more details. This bit applies to DSP Standard Serial mode only.
Internal Frame Sync Select.
SPCTLx
bit 14 (
IFS
). This bit selects whether
the serial port uses an internally-generated frame sync (if set, = 1) or a
frame sync from an external (if cleared, = 0) source. This bit is used for
Standard DSP Serial mode only.
Low Active Frame Sync Select.
SPCTLx
bit 16 (
LFS
). This bit selects the
logic level of the (transmit or receive) frame sync signals. This bit selects
an active low frame sync (if set, = 1) or active high frame sync (if cleared,
= 0). Active high (0) is the default. This bit applies to DSP Standard Serial
mode only.
Late Transmit Frame Sync Select.
SPCTLx
bit 17 (
LAFS
). This bit selects
when to generate the frame sync signal. This bit selects a late frame sync if
set (= 1) during the first bit of each data word. This bit selects an early
frame sync if cleared (= 0) during the serial clock cycle immediately pre-
ceding the first data bit. See
“Frame Sync Options” on page 9-34
for more
details.
This bit applies to DSP Standard Serial mode. This bit is also used to
select between I
2
S and Left-justified Sample Pair modes. See
and
“Standard DSP Serial Mode” on page 9-11
information.
Serial Port DMA Enable.
SPCTLx
bits 18 and 20 (
SDEN_A
and
SDEN_B
).
This bit enables (if set, = 1) or disables (if cleared, = 0) the serial port’s
channel DMA. Bits 18 and 20 apply to all operating modes.
Содержание ADSP-21261 SHARC
Страница 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Страница 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Страница 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Страница 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Страница 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...