ADSP-2126x SHARC Processor Hardware Reference
A-29
Registers Reference
11
P0I
Programmable Interrupt 0.
A P0I interrupt occurs when the
default/programmed peripheral sets (= 1) this bit.
12
P1I
Programmable Interrupt 1.
See P0I
13
P2I
Programmable Interrupt 2.
See P0I
14
P3I
Programmable Interrupt 3.
See P0I
15
P4I
Programmable Interrupt 4.
See P0I
16
P5I
Programmable Interrupt 5.
See P0I
17
P14I
Programmable Interrupt 14.
See P0I
18
P15I
Programmable Interrupt 15.
See P0I
19
P16I
Programmable Interrupt 16.
See P0I
20
CB7I
DAG1 Circular Buffer 7 Overflow Interrupt.
A circular buffer over-
flow occurs when the DAG circular buffering operation increments the
I7 register past the end of the buffer.
21
CB15I
DAG2 Circular Buffer 15 Overflow Interrupt.
A circular buffer over-
flow occurs when the DAG circular buffering operation increments the
I15 register past the end of the buffer.
22
TMZLI
Core Timer Expired (Low Priority) Interrupt.
A TMZLI occurs when
the timer decrements to zero. (Refer to TMZHI)
23
FIXI
Fixed-Point Overflow Interrupt.
Refer to the status registers for the
execution units (ASTATx/y, STKYx/y).
24
FLTOI
Floating-Point Overflow Interrupt.
Refer to the status registers for the
execution units (ASTATx/y, STKYx/y).
25
FLTUI
Floating-Point Underflow Interrupt.
Refer to the status registers for
the execution units (ASTATx/y, STKYx/y).
26
FLTII
Floating-Point Invalid Operation Interrupt.
Refer to the status regis-
ters for the execution units (ASTATx/y, STKYx/y).
27
EMULI
Emulator Low Priority Interrupt.
An EMULI occurs during Back-
ground telemetry channels (BTC). This interrupt has a lower priority
than EMUI, but higher priority than software interrupts.
Table A-9. IRPTL, IMASK, IMASKP Register Bit Descriptions (Cont’d)
Bit
Name
Definition
Содержание ADSP-21261 SHARC
Страница 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Страница 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Страница 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Страница 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Страница 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Страница 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...