3–6
Chapter 3: Memory Blocks in Arria II Devices
Memory Features
Arria II Device Handbook Volume 1: Device Interfaces and Integration
December 2010
Altera Corporation
shows an address clock enable block diagram. The port name
addressstall
refers to the address clock enable.
shows the address clock enable waveform during the read cycle.
Figure 3–3. Address Clock Enable
address[0]
address[N]
addressstall
clock
1
0
address[0]
register
address[N]
register
address[N]
address[0]
1
0
Figure 3–4. Address Clock Enable During Read Cycle Waveform
inclock
rden
rdaddress
q (synch)
a0
a1
a2
a3
a4
a5
a6
q (asynch)
an
a0
a4
a5
latched address
(inside memory)
dout0
dout1
dout4
dout4
dout5
addressstall
a1
doutn-1
doutn
doutn
dout0
dout1