Chapter 4: DSP Blocks in Arria II Devices
4–15
Arria II Operational Mode Descriptions
December 2010
Altera Corporation
Arria II Device Handbook Volume 1: Device Interfaces and Integration
Figure 4–8. 12-Bit Independent Multiplier Mode Shown for Half-DSP Block
24
12
12
12
12
12
12
24
24
Inp
u
t Register Bank
Pipeline Register Bank
O
u
tp
u
t Register Bank
clock[3..0]
ena[3..0]
aclr[3..0]
signa
signb
Half-DSP Block
dataa_0[11..0]
datab_0[11..0]
dataa_1[11..0]
datab_1[11..0]
dataa_2[11..0]
datab_2[11..0]
result_0[ ]
result_1[ ]
result_2[ ]