
AXI Bridge for PCI Express v2.4
16
PG055 June 4, 2014
Chapter 2:
Product Specification
C_XLNX_REF_BOARD
Target FPGA Board
NONE
KC705_REVA
KC705_REVB
KC705_REVC
VC707
NONE
String
G1
C_FAMILY
Target FPGA Family
kintex7, virtex7, artix7,
zynq
String
G2
C_INCLUDE_RC
Configures the AXI
bridge for PCIe to be
a Root Port or an
Endpoint
0: Endpoint
1: Root Port (applies only
for 7 series, and
Zynq-7000 devices)
0
Integer
G3
C_COMP_TIMEOUT
Selects the Slave
Bridge completion
timeout counter
value
0: 50 µs
1: 50 ms
0
Integer
G4
C_INCLUDE_
BAROFFSET_REG
Include the registers
for high-order bits
to be substituted in
translation in Slave
Bridge
0: Exclude
1: Include
0
Integer
G5
C_SUPPORTS_
NARROW_BURST
Instantiates internal
logic to support
narrow burst
transfers. Only
enable when AXI
master bridge
generates narrow
burst traffic.
0: Not supported
1: Supported
0
Integer
G6
C_AXIBAR_NUM
Number of AXI
address apertures
that can be accessed
1-6;
1: BAR_0 enabled
2: BAR_0, BAR_1 enabled
3: BAR_0, BAR_1, BAR_2
enabled
4: BAR_0 through BAR_3
enabled
5: BAR_0 through BAR_4
enabled
6: BAR_0 through BAR_5
enabled
6
Integer
G7
C_AXIBAR_0
AXI BAR_0 aperture
low address
Valid AXI address
0xFFFF_FFFF std_logic_
vector
G8
C_AXIBAR_
HIGHADDR_0
AXI BAR_0 aperture
high address
Valid AXI address
0x0000_0000 std_logic_
vector
G9
C_AXIBAR_AS_0
AXI BAR_0 address
size
0: 32 bit
1: 64 bit
0
Integer
Table 2-4:
Top-Level Parameters
(Cont’d)
Generic
Parameter Name
Description
Allowable Values
Default Value VHDL Type