Public Version
www.ti.com
McBSP Register Manual
Table 21-49. Register Call Summary for Register MCBSPLP_SPCR2_REG
McBSP Integration
•
McBSP Functional Description
•
Data Transfer Process for 8- / 12- / 16- / 20- / 24- / 32-bits Long Words
•
:
•
:
•
Frame Sync Generation in the SRG
:
•
:
•
:
•
Unexpected Transmit Frame-sync Pulse
:
•
•
Transmit Multichannel Selection Modes
McBSP Basic Programming Model
•
McBSP Initialization Procedure
•
Reset and Initialization Procedure for the Sample Rate Generator
:
•
:
•
•
:
[42] [43] [44] [45] [46] [47] [48]
•
General-Purpose I/O on the McBSP Pins (Legacy Only)
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-50. MCBSPLP_SPCR1_REG
Address Offset
0x0000 0014
Physical Address
0x4807 4014
Instance
McBSP1
0x4809 6014
McBSP5
0x4902 2014
McBSP2
0x4902 4014
McBSP3
0x4902 6014
McBSP4
Description
McBSPLP serial port control register 1
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RINTM
ALB
RRST
RRDY
RFULL
RJUST
DXENA
RESERVED
RSYNCERR
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Read returns 0x0.
R
0x0000
15
ALB
Analog loopback Mode
RW
0x0
0x0: Analog loopback mode disabled
0x1: Analog loopback mode enabled
14:13
RJUST
Receive Sign-Extension and Justification Mode
RW
0x0
0x0: Right-justify and zero-fill MSBs in DRR
0x1: Right-justify and sign-extend MSBs in DRR
0x2: Left-justify and zero-fill LSBs in DRR
0x3: Reserved
12:8
RESERVED
Read returns 0x0.
R
0x00
3163
SWPU177N – December 2009 – Revised November 2010
Multi-Channel Buffered Serial Port
Copyright © 2009–2010, Texas Instruments Incorporated