Public Version
www.ti.com
McSPI Register Manual
20.7 McSPI Register Manual
20.7.1 McSPI Instance Summary
lists the McSPI instances.
Table 20-18. McSPI Instance Summary
Module Name
Base Address
Size
MCSPI1
0x4809 8000
4Kbytes
MCSPI2
0x4809 A000
4Kbytes
MCSPI3
0x480B 8000
4Kbytes
MCSPI4
0x480B A000
4Kbytes
20.7.2 McSPI Register Summary
lists the McSPI registers. Each register has a 32-bit width.
through
describe the register bits.
Table 20-19. McSPI Register Summary
Register
Type
Offset
MCSPI1 Instance
MCSPI2 Instance
MCSPI3 Instance
MCSPI4 Instance
Address
Physical Address
Physical Address
Physical Address
Physical Address
R
0x00
0x4809 8000
0x4809 A000
0x480B 8000
0x480B A000
RW
0x10
0x4809 8010
0x4809 A010
0x480B 8010
0x480B A010
R
0x14
0x4809 8014
0x4809 A014
0x480B 8014
0x480B A014
RW
0x18
0x4809 8018
0x4809 A018
0x480B 8018
0x480B A018
RW
0x1C
0x4809 801C
0x4809 A01C
0x480B 801C
0x480B A01C
RW
0x20
0x4809 8020
0x4809 A020
0x480B 8020
0x480B A020
RW
0x24
0x4809 8024
0x4809 A024
0x480B 8024
0x480B A024
RW
0x28
0x4809 8028
0x4809 A028
0x480B 8028
0x480B A028
(1)
RW
0x2C +
0x4809 802C +
0x4809 A02C +
0x480B 802C +
0x480B A02C +
(0x14 * x)
(0x14 * x)
(0x14 * x)
(0x14 * x)
(0x14 * x)
(1)
R
0x30 +
0x4809 8030 +
0x4809 A030 +
0x480B 8030 +
0x480B A030 +
(0x14 * x)
(0x14 * x)
(0x14 * x)
(0x14 * x)
(0x14 * x)
(1)
RW
0x34 +
0x4809 8034 +
0x4809 A034 +
0x480B 8034 +
0x480B A034 +
(0x14 * x)
(0x14 * x)
(0x14 * x)
(0x14 * x)
(0x14 * x)
(1)
RW
0x38 +
0x4809 8038 +
0x4809 A038 +
0x480B 8038 +
0x480B A038 +
(0x14 * x)
(0x14 * x)
(0x14 * x)
(0x14 * x)
(0x14 * x)
(1)
R
0x3C +
0x4809 803C +
0x4809 A03C +
0x480B 803C +
0x480B A03C +
(0x14 * x)
(0x14 * x)
(0x14 * x)
(0x14 * x)
(0x14 * x)
MCSPI_XFERLEVEL
RW
0x7C
0x4809 807C
0x4809 A07C
0x480B 807C
0x480B A07C
(1)
x= 0 to 3 for MCSPI1.
x= 0 to 1 for MCSPI2 and MCSPI3.
x= 0 for MCSPI4.
3033
SWPU177N – December 2009 – Revised November 2010
Multichannel SPI
Copyright © 2009–2010, Texas Instruments Incorporated