SBAS686 – JULY 2015
Figure 102. Ch n Hysteresis Registers
7
6
5
4
3
2
1
0
CHn_HYST[7:0]
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 21. Channel n Hysteresis Register Field Descriptions
(n = 0 to 7 for the ADS8698; n = 0 to 3 for the ADS8694)
Bit
Field
Type
Reset
Description
7-0
Channel
n
Hysteresis[7-0]
R/W
0h
These bits set the channel high and low alarm hysteresis for
(n = 0 to 7 for the ADS8698;
channel
n (n = 0 to 7 for the ADS8698; n = 0 to 3 for the
n = 0 to 3 for the ADS8694)
ADS8694)
For example, bits 7-0 of the channel 0 register (address 15h) set
the channel 0 alarm hysteresis.
00000000 = No hysteresis
00000001 = ±1-LSB hysteresis
00000010 to 11111110 = ±2-LSB to ±254-LSB hysteresis
11111111 = ±255-LSB hysteresis
Figure 103. Ch n High Threshold MSB Registers
7
6
5
4
3
2
1
0
CHn_HT[15:8]
R/W-1h
LEGEND: R/W = Read/Write; -n = value after reset
Table 22. Channel n High Threshold MSB Register Field Descriptions
(n = 0 to 7 for the ADS8698; n = 0 to 3 for the ADS8694)
Bit
Field
Type
Reset
Description
7-0
CH
n
_HT[15:8]
R/W
1h
These bits set the MSB byte for the 16-bit channel
n
high alarm.
(n = 0 to 7 for the ADS8698;
For example, bits 7-0 of the channel 0 register (address 16h) set
n = 0 to 3 for the ADS8694)
the MSB byte for the channel 0 high alarm threshold. The
channel 0 high alarm threshold is AAFFh when bits 7-0 of the ch
0 high threshold MSB register (address 16h) are set to AAh and
bits 7-0 of the ch 0 high threshold LSB register (address 17h)
are set to FFh.
0000 0000 = MSB byte is 00h
0000 0001 = MSB byte is 01h
0000 0010 to 1110 1111 = MSB byte is 02h to FEh
1111 1111 = MSB byte is FFh
60
Copyright © 2015, Texas Instruments Incorporated
Product Folder Links: