RZ/G1M
3. Pin Assignment
R01UH0626EJ0100 Rev.1.00
3-2
Sep 30,2016
3.2 Top
View
(Right)
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
M0A13 M0A11 M0CS1#
VDDQ_
M0
M0A4 M0A2 VSS M0DQ9
M0DQ15
VDDQ_
M0
M0DQ0
M0DM0
M0DQ3
M0DQ7
VDDQ_
M0
A
M0A6 M0A9 VSS M0CS0#
M0A7 M0A1 M0DQ8
M0DQ14
VSS M0DQ12
M0DQ4
VSS M0DQ5
VSS M0DQ19
B
VSS M0A10
M0CKE1 VSS M0BA0
M0CAS# VSS M0DQ10
M0DM1
VSS M0DQ6
M0DQ1
VSS M0DQ17
M0DQ21
C
M0A3 M0A15 VSS M0ODT0
M0BA2
M0RAS# VSS M0DQ11
VSS M0DQ13
M0DQ2
VSS M0DQ23
VSS M0DM2 D
M0A0 M0ODT1
M0RESET#
VDDQ_
M0
M0WE#
VSS M0DQS1
M0DQS1# M0DQS0# M0DQS0
VSS M0DQ22
M0DQ18
M0DQ20
M0DQ16 E
VSS VSS VSS
M0CKE0
VSS
VDDQ_
M0DPLL1
VSSQ_
M0DPLL1
VSS
VDDQ_
M0
VSS M0DQS2
M0DQ24
VSS M0DQ26
VDDQ_
M0
F
M0CK1 M0CK1# M0CK0# M0CK0
VDDQ_
M0APLL
VDDQ_
M0DPLL0
VSSQ_
M0DPLL0
M0VREF
DQ0
VSS
VDDQ_
M0
M0DQS2#
VSS M0DM3
VSS M0DQ25
G
VDDQ_
M0
M0BKP
RST#
VDDQ_
M0BKUP
VSS
VSSQ_
M0APLL
VDDQ_
M0
VSS VSS
M0VREF
DQ1
VSS M0DQS3# M0DQ28
M0DQ30
M0DQ27
M0DQ31 H
VDDQ_
M0
VSSQ_
M0DPLL2
VSSQ_
M0DPLL3
M0DQS3
VSS VSS
M0DQ29
VSS J
VSS
VDDQ_
M0DPLL2
VDDQ_
M0DPLL3
VSS
VCCQ18_
MLBP
VCCQ33_
MLBP
VSS NC
K
VDD_
DVFS
VSS VDD VSS VDD
VDDQ_
M0
VDD_CPG
PLL2
VDD_CPG
PLL3
VSS NC NC VSS NC L
VDD_
DVFS
VSS VDD VSS VSS
VSS
VSS_CPG
PLL2
VSS_CPG
PLL3
VSS NC NC VSS NC
M
VDD_
DVFS
VSS VSS VDD VDD
VCCQ
VDD_
MLBPPLL0
VDD_
MLBPPLL1
VTHREF0
VCCQ18_
MLBP
VCCQ33_
MLBP
VSS NC
N
VSS
VSS
VSS
VSS
VSS_
MLBPPLL0
VSS_
MLBPPLL1
VTHSENS
E0
HCTS0#
HRX0
HTX0
HSCK0
P
VDD_
DVFS
VDD_
DVFS
VDD_
DVFS
VCCQ
HRTS0#
SIM0_RST
/MDT1
SIM0_D
SIM0_CLK
/MDT0
GPS_MAG GPS_SIGN GPS_CLK
R
VSS
VSS
VSS
VSS
SPEEDIN
MSIOF0_
SS2
MSIOF0_
SS1
MSIOF0_
RXD
MSIOF0_
TXD
MSIOF0_
SYNC
MSIOF0_
SCK
T
VDD_
DVFS
VDD_
DVFS
VDD_
DVFS
VCCQ
VSS_
MLBPLL
VDD_
MLBPLL
NC
HRTS1#
HCTS1#
VSS
HSCK1
U
VSS
VSS
VSS
VSS
HRX1
HTX1
SSI_
SDATA1
SSI_WS1
SSI_
SDATA0
SSI_
WS0129
SSI_
SCK0129
V
VDD_
DVFS
VSS VSS VDD VDD
VCCQ
SSI_
SDATA3
SSI_WS34
SSI_
SCK34
SSI_
SDATA2
SSI_WS2 SSI_SCK2 SSI_SCK1 W
VDD_
DVFS
VSS VDD VSS VSS
VSS
SSI_
SDATA7
SSI_
SDATA5
SSI_WS5 SSI_SCK5
SSI_
SDATA4
SSI_WS4 SSI_SCK4
Y
VDD_
DVFS
VSS VDD VSS VDD
VCCQ
SSI_
SDATA8
SSI_
WS78
SSI_
SCK78
VCCQ18
SSI_
SDATA6
SSI_WS6 SSI_SCK6 AA
AVDD
VSS
IRQ7
IRQ8
IRQ9
SSI_SDAT
A9
SSI_WS9 SSI_SCK9 AB
AVSS
AVDD
VSS
IRQ6
IRQ5
IRQ4
AUDIO_
CLKB
VSS
AC
VSS VCCQ18
VCCQ_
ISO
DU0_
LVDS_
PLL1_VCC
DU0_
LVDS_
PLL1_VSS
VDDQ_
LVDS
VSS_
SATA1
VSS_
SATA0
AVSS VD181
USB1_
OVC
IRQ3
IRQ2
AUDIO_
CLKC
AUDIO_
CLKA
AD
ACK
TCK PRESET#
DU0_
LVDS_
CLK_P
VSS
VDDQ_
LVDS
VSS_
SATA1
VSS_
SATA1
VSS_
SATA0
AVSS VD331
USB1_
PWEN
IRQ1
IRQ0
AUDIO_
CLKOUT/
MD5
AE
BSMODE
TMS
TRST#
DU0_
LVDS_
CLK_N
VSS
VDDQ_
LVDS
VDDD_
SATA1
VDDA_
SATA1
VSS_
SATA0
VSS_
SATA0
AVSS VD331 VSS
USB0_
OVC
USB0_
PWEN
AF
DU0_DOT
CLKIN
MPMD1 MPMD0 VSS
DU0_
LVDS_
CH3_N
DU0_
LVDS_
CH3_P
VDDD_
SATA1
VDDA_
SATA1
VDDD_
SATA0
VDDA_
SATA0
VSS_
SATA0
AVSS
USB0_
RREF
VSS
USB0_
DP
AG
TDI I2C5_SDA
IIC3_SDA VSS
VSS
VSS
VSS
VDDD_
SATA1
VDDD_
SATA0
VDDD_
SATA0
VDDA_
SATA0
VSS_
SATA0
USB1_
RREF
VSS
USB0_
DM
AH
TDO I2C5_SCL
IIC3_SCL
DU0_
LVDS_
CH2_P
DU0_
LVDS_
CH2_N
DU0_
LVDS_
CH0_N
DU0_
LVDS_
CH0_P
VSS_
SATA1
CICREF
N1_SATA
CICREF
P1_SATA
CICREF
N0_SATA
CICREF
P0_SATA
VSS_
SATA0
VSS
USB1_
DP
AJ
VSS VSS VSS VSS VSS VSS
VSS_
SATA1
VSS_
SATA1
VSS_
SATA1
VSS_
SATA1
VSS_
SATA0
VSS_
SATA0
VSS_
SATA0
VSS_
SATA0
USB1_
DM
AK
XTAL EXTAL
USB_
XTAL
USB_
EXTAL
DU0_
LVDS_
CH1_P
DU0_
LVDS_
CH1_N
RIDP1_
SATA
RIDN1_
SATA
TODP1_
SATA
TODN1_
SATA
RIDP0_
SATA
RIDN0_
SATA
TODP0_
SATA
TODN0_
SATA
VSS_
SATA0
AL
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
: Multiplexed pin that function is selected by the Pin Function Controller (PFC) register and mode pin setting.
Summary of Contents for RZ/G1M
Page 184: ...RZ G1M R01UH0626EJ0100 ...