RZ/G1M
1. Overview
R01UH0626EJ0100 Rev.1.00
1-19
Sep 30,2016
1.3.12 Peripheral
Module
Item Description
I2C bus interface (IIC)
Single channel for DVFS (open drain type IO buffer)
Two channels for general purpose
Supports single master transmission/reception
Interrupt request
DMAC request
Multi-master I2C bus
interface (I2C)
Five channels for 3.3-V LVTTL buffers and single channel for Open drain type IO buffer
Philips I2C bus interface method supported
Master/slave functions
Multi-master functions
Transfer rate up to 400 kbps supported
Programmable clock generation from the system clock
Serial communication
interface with FIFO
(SCIFA)
Six channels
Internal 64-byte transmit/receive FIFOs
High-speed UART
Internal prescaler
Clock synchronous serial communications possible
Support edge selection function
Interrupt request, DMAC request and DMA multi-Byte transfer supported
Asynchronous mode (modem control is enabled)
Clock synchronous mode
Serial communication
interface with FIFO
(SCIFB)
Three channels
Internal 256-byte transmit/receive FIFOs
High-speed UART
Internal prescaler
Clock synchronous serial communications possible
Support edge selection function
Interrupt request, DMAC request and DMA multi-Byte transfer supported
Asynchronous mode (modem control is enabled)
Clock synchronous mode
Summary of Contents for RZ/G1M
Page 184: ...RZ G1M R01UH0626EJ0100 ...