
Page 382 of 906
NT6D70 SILC Line card
553-3001-211 Standard 3.00 August 2005
The reset and sanity timer logic resets the MCU.
The serial control interface
is an IPE bus used by the MPU to communicate
with the S/T transceivers.
IPE interface logic
The IPE interface logic consists of a Card-LAN interface, an IPE bus
interface, a maintenance signaling channel interface, a digital pad, and a clock
controller and converter.
The Card-LAN interface is used for routine card maintenance, which includes
polling the line cards to find the card slot where the SILC is installed. It also
queries the status and identification of the card and reports the configuration
data and firmware version of the card.
The IPE bus interface
connects an IPE bus loop that has 32 channels
operating at 64 kbps and one additional validation and signaling bit.
The Maintenance Signaling Channel (MSC) interface communicates
signaling and card identification information from the system CPU to the
SILC MCU. The signaling information also contains maintenance
instructions.
The digital pad provides gain or attenuation values to condition the level of
the digitized transmission signal according to the network loss plan. This sets
transmission levels for the B-channel voice calls.
The clock recovery circuit recovers the clock from the local exchange.
The clock converter converts the 5.12-MHz clock from the IPE backplane
into a 2.56 MHz clock to time the IPE bus channels and an 8 kHz clock to
provide PCM framing bits.
S/T interface logic
The S/T interface logic consists of a transceiver circuit and the DSL power
source. This interface supports DSLs of different distances and different
numbers and types of terminal.
Summary of Contents for Circuit Card
Page 2: ......
Page 4: ...Page 4 of 906 Revision history 553 3001 211 Standard 3 00 August 2005...
Page 18: ...Page 18 of 906 Contents 553 3001 211 Standard 3 00 August 2005...
Page 78: ...Page 78 of 906 Overview 553 3001 211 Standard 3 00 August 2005...
Page 100: ...Page 100 of 906 Acceptance tests 553 3001 211 Standard 3 00 August 2005...
Page 156: ...Page 156 of 906 Option settings 553 3001 211 Standard 3 00 August 2005...
Page 192: ...Page 192 of 906 NT4N39AA CP Pentium IV Card 553 3001 211 Standard 3 00 August 2005...
Page 378: ...Page 378 of 906 NT5K21 XMFC MFE card 553 3001 211 Standard 3 00 August 2005...
Page 384: ...Page 384 of 906 NT6D70 SILC Line card 553 3001 211 Standard 3 00 August 2005...
Page 388: ...Page 388 of 906 NT6D71 UILC Line card 553 3001 211 Standard 3 00 August 2005...
Page 544: ...Page 544 of 906 NT8D02 and NTDK16 Digital Line cards 553 3001 211 Standard 3 00 August 2005...
Page 546: ...Page 546 of 906 NT8D03 Analog Line card 553 3001 211 Standard 3 00 August 2005...
Page 564: ...Page 564 of 906 NT8D09 Analog Message Waiting Line card 553 3001 211 Standard 3 00 August 2005...
Page 626: ...Page 626 of 906 NT8D14 Universal Trunk card 553 3001 211 Standard 3 00 August 2005...
Page 720: ...Page 720 of 906 NTAK09 1 5 Mb DTI PRI card 553 3001 211 Standard 3 00 August 2005...
Page 734: ...Page 734 of 906 NTAK10 2 0 Mb DTI card 553 3001 211 Standard 3 00 August 2005...
Page 744: ...Page 744 of 906 NTAK20 Clock Controller daughterboard 553 3001 211 Standard 3 00 August 2005...
Page 762: ...Page 762 of 906 NTAK79 2 0 Mb PRI card 553 3001 211 Standard 3 00 August 2005...
Page 772: ...Page 772 of 906 NTBK22 MISP card 553 3001 211 Standard 3 00 August 2005...
Page 844: ...Page 844 of 906 NTVQ01xx Media Card 553 3001 211 Standard 3 00 August 2005...
Page 850: ...Page 850 of 906 NTVQ55AA ITG Pentium card 553 3001 211 Standard 3 00 August 2005...
Page 884: ...Page 884 of 906 QPC841 Quad Serial Data Interface card 553 3001 211 Standard 3 00 August 2005...
Page 907: ......