![Motorola MVME3600 Series Programmer'S Reference Manual Download Page 274](http://html.mh-extra.com/html/motorola/mvme3600-series/mvme3600-series_programmers-reference-manual_243930274.webp)
Index
IN-6
Computer Group Literature Center Web Site
I
N
D
E
X
scof
Scrub Counter bits
Scrub Write Enable control bit
Scrub/Refresh Register
Semaphore Register 1
Semaphore Register 2
Seven-Segment Display Register
sien
Single Bit Error Counter
single-beat reads/writes
single-beat writes
soft reset
software considerations
sources of reset
spurious vector generation
Spurious Vector Register
SRAM base address
SRAM reads and writes
status bit descriptions
strap pins configuration for the
PC87308VUL
syndrome codes
System Configuration Register (SYSCR)
System External Cache Control Register
system register summary
T
Test SRAM
tester control registers
tester description
Timer Basecount Registers
Timer Current Count Registers
Timer Destination Registers
Timer Frequency Register
Timer Vector/Priority Registers
timers
timing (DRAM access)
timing (ROM/Flash access)
transaction ordering
trun bit
tsse bit
U
UCSR access mechanisms
Universe as PCI master
Universe as PCI slave
Universe as VMEbus master
Universe as VMEbus slave
Universe chip problems after a PCI reset
Universe PCI Register values for CHRP
memory map
Universe PCI register values for PREP mem-
ory map
Universe PCI register values for VMEbus
slave map example
Universe register map
Universe’s involvement
upper/lower chip status bit
V
Vendor ID/ Device ID Registers
Vendor ID/Device ID Registers
Vendor Identification Register
Vendor/Device Register
VME Geographical Address Register
VME registers
VMEbus domain
VMEbus interface
VMEbus interrupt handling
VMEbus mapping
VMEbus master map
VMEbus master mapping
VMEbus slave map
VMEbus slave map example
VMEbus slave mapping
W