![Motorola MVME3600 Series Programmer'S Reference Manual Download Page 198](http://html.mh-extra.com/html/motorola/mvme3600-series/mvme3600-series_programmers-reference-manual_243930198.webp)
3-36
Computer Group Literature Center Web Site
Falcon ECC Memory Controller Chipset
3
Note that it is important that all of the ram a/b/c/d siz0-2 bits be set to
accurately match the actual size of their corresponding blocks. This
includes clearing them to %000 if their corresponding blocks are not
present. Failure to do so will cause problems with addressing and with
scrub error logging.
DRAM Base Register
RAM A/B/C/D BASE These control bits define the base address for
their block’s DRAM. RAM A/B/C/D BASE bits 0-7/8-
15/16-23/24-31 correspond to PowerPC 60x address bits
0 - 7. For larger DRAM sizes, the lower significant bits of
A/B/C/D BASE are ignored. This means that the block’s
base address will always appear at an even multiple of its
size. Note that bit 0 is MSB.
%100
128MB
18
-
8Mx8’s
64Mb
%101
256MB
144
-
16Mx1’s
16Mb
36
-
16Mx4’s
64Mb
4
-
16Mx36’s
64Mb/16Mb
SIMM/DIMM
%110
1024MB
144
-
64Mx1’s
64Mb
%111
0MB
-
-
-
-
Reserved
ADDRESS
$FEF80018
BIT
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
NAME
RAM A BASE
RAM B BASE
RAM C BASE
RAM D BASE
OPERATION
READ/WRITE
READ/WRITE
READ/WRITE
READ/WRITE
RESET
0 PL
0 PL
0 PL
0 PL
Table 3-11. Block_A/B/C/D Configurations (Continued)
ram a/b/c/d
siz0-2
Block
SIZE
Devices Used
Technology
Comments