![Motorola MVME3600 Series Programmer'S Reference Manual Download Page 112](http://html.mh-extra.com/html/motorola/mvme3600-series/mvme3600-series_programmers-reference-manual_243930112.webp)
2-40
Computer Group Literature Center Web Site
Raven PCI Host Bridge & Multi-Processor Interrupt Controller Chip
2
SERR
PCI System Error. This bit is set when the PCI SERR*
pin is asserted. It may be cleared by writing a 1 to it;
writing a 0 to it has no effect. When the SERRM bit in the
MEREN register is set, the assertion of this bit will assert
MCHK to the master designated by the DFLT bit in the
MERAT register. When the SERRI bit in the MEREN
register is set, the assertion of this bit will assert an
interrupt through the OpenPIC interrupt controller.
SMA
PCI Master Signalled Master Abort. This bit is set
when the PCI master signals master abort to terminate a
PCI transaction. It may be cleared by writing a 1 to it;
writing a 0 to it has no effect. When the SMAM bit in the
MEREN register is set, the assertion of this bit will assert
MCHK to the master designated by the MID field in the
MERAT register. When the SMAI bit in the MEREN
register is set, the assertion of this bit will assert an
interrupt through the OpenPIC interrupt controller.
RTA
PCI Master Received Target Abort. This bit is set when
the PCI master receives target abort to terminate a PCI
transaction. It may be cleared by writing a 1 to it; writing
a 0 to it has no effect. When the RTAM bit in the MEREN
register is set, the assertion of this bit will assert MCHK
to the master designated by the MID field in the MERAT
register. When the RTAI bit in the MEREN register is set,
the assertion of this bit will assert an interrupt through the
OpenPIC interrupt controller.