
xi
DRAM Speeds .............................................................................................3-7
ROM/Flash Speeds ....................................................................................3-11
Responding to Address Transfers..............................................................3-12
Completing Data Transfers........................................................................3-12
Cache Coherency .......................................................................................3-12
Cache Coherency Restrictions...................................................................3-13
L2 Cache Support ......................................................................................3-13
Cycle Types ...............................................................................................3-13
Error Reporting..........................................................................................3-13
Error Logging ............................................................................................3-15
DRAM Tester....................................................................................................3-15
ROM/Flash Interface ........................................................................................3-15
Refresh/Scrub....................................................................................................3-19
Blocks A and/or B Present, Blocks C and D Not Present .........................3-19
Blocks A and/or B Present, Blocks C and/or D Present ............................3-20
DRAM Arbitration............................................................................................3-21
Chip Defaults ....................................................................................................3-21
External Register Set ........................................................................................3-21
CSR Accesses ...................................................................................................3-22
CSR Architecture ..............................................................................................3-22
Register Summary.............................................................................................3-28
Detailed Register Bit Descriptions ...................................................................3-31
Vendor/Device Register ............................................................................3-32
Revision ID/ General Control Register .....................................................3-32
DRAM Attributes Register ........................................................................3-34
DRAM Base Register ................................................................................3-36
CLK Frequency Register ...........................................................................3-37
ECC Control Register ................................................................................3-38
Error Logger Register ................................................................................3-42
Error_Address Register .............................................................................3-44
Scrub/Refresh Register ..............................................................................3-45
Refresh/Scrub Address Register ................................................................3-46
ROM A Base/Size Register .......................................................................3-47
ROM B Base/Size Register .......................................................................3-50
DRAM Tester Control Registers and Test SRAM ....................................3-52
32-Bit Counter ...........................................................................................3-52
Test SRAM ................................................................................................3-52
Power-Up Reset Status Register 1.............................................................3-53
Power-Up Reset Status Register 2.............................................................3-53