![Motorola MVME3600 Series Programmer'S Reference Manual Download Page 206](http://html.mh-extra.com/html/motorola/mvme3600-series/mvme3600-series_programmers-reference-manual_243930206.webp)
3-44
Computer Group Literature Center Web Site
Falcon ECC Memory Controller Chipset
3
esblk0,esblk1
Together these two bits indicate which block of
DRAM was being accessed when their Falcon logged a
scrub error. esblk0,esblk1 are 0,0 for Block A; 0,1 for
Block B; 1,0 for Block C; and 1,1 for Block D.
scof
scof is set by its SBE COUNT register rolling over from
$FF to $00. It is cleared by software writing a 1 to it.
SBE COUNT
This register keeps track of the number of single-bit
errors that have occurred since it was last cleared. It
counts up by one each time its half of the Falcon pair
detects a single-bit error (independent of the state of the
elog bit). It is cleared by power-up reset and by software
writing all zeros to it. When SBE COUNT rolls over from
$FF to $00, its Falcon sets the scof bit. It also pulses the
INT_ signal low if the scien bit is set.
Error_Address Register
ERROR_ADDRESS
These bits reflect the value that corresponds
to bits 0-27 of the PowerPC 60x address bus when their
Falcon last logged an error during a PowerPC access to
DRAM. They reflect the value of the DRAM row and
column addresses if the error was logged during a scrub
cycle. In this case, bits 2-14 correspond to row address
signals 0-12 respectively and bits 15-27 correspond to
column address signals 0-12 respectively. Refer to
in
. It shows how
PowerPC addresses correspond to DRAM row and
column addresses.
ADDRESS
$FEF80038
BIT
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
NAME
ERROR_ADDRESS
0
0
0
0
OPERATION
READ ONLY
R
R
R
R
RESET
X P
X
X
X
X